blob: f7bac2bf0e9dbfa127a54db0912d0f164decc27d [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
TsiChungLiewa1436a82007-08-16 13:20:50 -05002/*
3 * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
4 * Hayden Fraser (Hayden.Fraser@freescale.com)
TsiChungLiewa1436a82007-08-16 13:20:50 -05005 */
6
7#ifndef _M5253EVBE_H
8#define _M5253EVBE_H
9
TsiChungLiewa1436a82007-08-16 13:20:50 -050010#define CONFIG_MCFTMR
11
12#define CONFIG_MCFUART
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020013#define CONFIG_SYS_UART_PORT (0)
TsiChungLiewa1436a82007-08-16 13:20:50 -050014
15#undef CONFIG_WATCHDOG /* disable watchdog */
16
TsiChungLiewa1436a82007-08-16 13:20:50 -050017
18/* Configuration for environment
19 * Environment is embedded in u-boot in the second sector of the flash
20 */
21#ifndef CONFIG_MONITOR_IS_IN_RAM
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +020022#define CONFIG_ENV_OFFSET 0x4000
23#define CONFIG_ENV_SECT_SIZE 0x2000
TsiChungLiewa1436a82007-08-16 13:20:50 -050024#else
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +020025#define CONFIG_ENV_ADDR 0xffe04000
26#define CONFIG_ENV_SECT_SIZE 0x2000
TsiChungLiewa1436a82007-08-16 13:20:50 -050027#endif
28
angelo@sysam.it5296cb12015-03-29 22:54:16 +020029#define LDS_BOARD_TEXT \
30 . = DEFINED(env_offset) ? env_offset : .; \
Simon Glass0649cd02017-08-03 12:21:49 -060031 env/embedded.o(.text)
angelo@sysam.it5296cb12015-03-29 22:54:16 +020032
TsiChungLiewa1436a82007-08-16 13:20:50 -050033/*
34 * BOOTP options
35 */
36#undef CONFIG_BOOTP_BOOTFILESIZE
TsiChungLiewa1436a82007-08-16 13:20:50 -050037
38/*
39 * Command line configuration.
40 */
TsiChungLiewa1436a82007-08-16 13:20:50 -050041
42/* ATA */
TsiChungLiewa1436a82007-08-16 13:20:50 -050043#define CONFIG_IDE_RESET 1
44#define CONFIG_IDE_PREINIT 1
45#define CONFIG_ATAPI
46#undef CONFIG_LBA48
47
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020048#define CONFIG_SYS_IDE_MAXBUS 1
49#define CONFIG_SYS_IDE_MAXDEVICE 2
TsiChungLiewa1436a82007-08-16 13:20:50 -050050
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020051#define CONFIG_SYS_ATA_BASE_ADDR (CONFIG_SYS_MBAR2 + 0x800)
52#define CONFIG_SYS_ATA_IDE0_OFFSET 0
TsiChungLiewa1436a82007-08-16 13:20:50 -050053
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020054#define CONFIG_SYS_ATA_DATA_OFFSET 0xA0 /* Offset for data I/O */
55#define CONFIG_SYS_ATA_REG_OFFSET 0xA0 /* Offset for normal register accesses */
56#define CONFIG_SYS_ATA_ALT_OFFSET 0xC0 /* Offset for alternate registers */
57#define CONFIG_SYS_ATA_STRIDE 4 /* Interval between registers */
TsiChungLiewa1436a82007-08-16 13:20:50 -050058
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020059#define CONFIG_SYS_LOAD_ADDR 0x00100000
TsiChungLiewa1436a82007-08-16 13:20:50 -050060
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020061#define CONFIG_SYS_MEMTEST_START 0x400
62#define CONFIG_SYS_MEMTEST_END 0x380000
TsiChungLiewa1436a82007-08-16 13:20:50 -050063
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020064#undef CONFIG_SYS_PLL_BYPASS /* bypass PLL for test purpose */
65#define CONFIG_SYS_FAST_CLK
66#ifdef CONFIG_SYS_FAST_CLK
67# define CONFIG_SYS_PLLCR 0x1243E054
68# define CONFIG_SYS_CLK 140000000
TsiChungLiewa1436a82007-08-16 13:20:50 -050069#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020070# define CONFIG_SYS_PLLCR 0x135a4140
71# define CONFIG_SYS_CLK 70000000
TsiChungLiewa1436a82007-08-16 13:20:50 -050072#endif
73
74/*
75 * Low Level Configuration Settings
76 * (address mappings, register initial values, etc.)
77 * You should know what you are doing if you make changes here.
78 */
79
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020080#define CONFIG_SYS_MBAR 0x10000000 /* Register Base Addrs */
81#define CONFIG_SYS_MBAR2 0x80000000 /* Module Base Addrs 2 */
TsiChungLiewa1436a82007-08-16 13:20:50 -050082
83/*
84 * Definitions for initial stack pointer and data area (in DPRAM)
85 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020086#define CONFIG_SYS_INIT_RAM_ADDR 0x20000000
Wolfgang Denk553f0982010-10-26 13:32:32 +020087#define CONFIG_SYS_INIT_RAM_SIZE 0x10000 /* Size of used area in internal SRAM */
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +020088#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020089#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
TsiChungLiewa1436a82007-08-16 13:20:50 -050090
91/*
92 * Start addresses for the final memory configuration
93 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020094 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
TsiChungLiewa1436a82007-08-16 13:20:50 -050095 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020096#define CONFIG_SYS_SDRAM_BASE 0x00000000
97#define CONFIG_SYS_SDRAM_SIZE 8 /* SDRAM size in MB */
TsiChungLiewa1436a82007-08-16 13:20:50 -050098
99#ifdef CONFIG_MONITOR_IS_IN_RAM
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200100#define CONFIG_SYS_MONITOR_BASE 0x20000
TsiChungLiewa1436a82007-08-16 13:20:50 -0500101#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200102#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
TsiChungLiewa1436a82007-08-16 13:20:50 -0500103#endif
104
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200105#define CONFIG_SYS_MONITOR_LEN 0x40000
106#define CONFIG_SYS_MALLOC_LEN (256 << 10)
107#define CONFIG_SYS_BOOTPARAMS_LEN (64*1024)
TsiChungLiewa1436a82007-08-16 13:20:50 -0500108
109/*
110 * For booting Linux, the board info and command line data
111 * have to be in the first 8 MB of memory, since this is
112 * the maximum mapped by the Linux kernel during initialization ??
113 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200114#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
TsiChung Liewd6e4baf2009-01-27 12:57:47 +0000115#define CONFIG_SYS_BOOTM_LEN (CONFIG_SYS_SDRAM_SIZE << 20)
TsiChungLiewa1436a82007-08-16 13:20:50 -0500116
117/* FLASH organization */
TsiChung Liew012522f2008-10-21 10:03:07 +0000118#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200119#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
120#define CONFIG_SYS_MAX_FLASH_SECT 35 /* max number of sectors on one chip */
121#define CONFIG_SYS_FLASH_ERASE_TOUT 1000
TsiChungLiewa1436a82007-08-16 13:20:50 -0500122
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200123#define CONFIG_SYS_FLASH_CFI 1
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200124#define CONFIG_FLASH_CFI_DRIVER 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200125#define CONFIG_SYS_FLASH_SIZE 0x200000
126#define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
TsiChungLiewa1436a82007-08-16 13:20:50 -0500127
128/* Cache Configuration */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200129#define CONFIG_SYS_CACHELINE_SIZE 16
TsiChungLiewa1436a82007-08-16 13:20:50 -0500130
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600131#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200132 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600133#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200134 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600135#define CONFIG_SYS_ICACHE_INV (CF_CACR_DCM)
136#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_FLASH_BASE | \
137 CF_ADDRMASK(2) | \
138 CF_ACR_EN | CF_ACR_SM_ALL)
139#define CONFIG_SYS_CACHE_ACR1 (CONFIG_SYS_SDRAM_BASE | \
140 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
141 CF_ACR_EN | CF_ACR_SM_ALL)
142#define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_CEIB | \
143 CF_CACR_DBWE)
144
TsiChungLiewa1436a82007-08-16 13:20:50 -0500145/* Port configuration */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200146#define CONFIG_SYS_FECI2C 0xF0
TsiChungLiewa1436a82007-08-16 13:20:50 -0500147
TsiChung Liew012522f2008-10-21 10:03:07 +0000148#define CONFIG_SYS_CS0_BASE 0xFFE00000
149#define CONFIG_SYS_CS0_MASK 0x001F0021
150#define CONFIG_SYS_CS0_CTRL 0x00001D80
TsiChungLiewa1436a82007-08-16 13:20:50 -0500151
152/*-----------------------------------------------------------------------
153 * Port configuration
154 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200155#define CONFIG_SYS_GPIO_FUNC 0x00000008 /* Set gpio pins: none */
156#define CONFIG_SYS_GPIO1_FUNC 0x00df00f0 /* 36-39(SWITCH),48-52(FPGAs),54 */
157#define CONFIG_SYS_GPIO_EN 0x00000008 /* Set gpio output enable */
158#define CONFIG_SYS_GPIO1_EN 0x00c70000 /* Set gpio output enable */
159#define CONFIG_SYS_GPIO_OUT 0x00000008 /* Set outputs to default state */
160#define CONFIG_SYS_GPIO1_OUT 0x00c70000 /* Set outputs to default state */
161#define CONFIG_SYS_GPIO1_LED 0x00400000 /* user led */
TsiChungLiewa1436a82007-08-16 13:20:50 -0500162
163#endif /* _M5253EVB_H */