blob: 7dc03771786c0a9065264b75aada0f6263d3d618 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Timur Tabi2ad6b512006-10-31 18:44:42 -06002/*
Kumar Gala4c2e3da2009-07-28 21:49:52 -05003 * Copyright (C) Freescale Semiconductor, Inc. 2006.
Timur Tabi2ad6b512006-10-31 18:44:42 -06004 */
5
6/*
Timur Tabi7a78f142007-01-31 15:54:29 -06007 MPC8349E-mITX and MPC8349E-mITX-GP board configuration file
Timur Tabi2ad6b512006-10-31 18:44:42 -06008
9 Memory map:
10
11 0x0000_0000-0x0FFF_FFFF DDR SDRAM (256 MB)
12 0x8000_0000-0x9FFF_FFFF PCI1 memory space (512 MB)
13 0xA000_0000-0xBFFF_FFFF PCI2 memory space (512 MB)
14 0xE000_0000-0xEFFF_FFFF IMMR (1 MB)
15 0xE200_0000-0xE2FF_FFFF PCI1 I/O space (16 MB)
16 0xE300_0000-0xE3FF_FFFF PCI2 I/O space (16 MB)
Timur Tabi7a78f142007-01-31 15:54:29 -060017 0xF000_0000-0xF000_FFFF Compact Flash (MPC8349E-mITX only)
Timur Tabi2ad6b512006-10-31 18:44:42 -060018 0xF001_0000-0xF001_FFFF Local bus expansion slot
Timur Tabi7a78f142007-01-31 15:54:29 -060019 0xF800_0000-0xF801_FFFF Vitesse 7385 Parallel Interface (MPC8349E-mITX only)
20 0xFE00_0000-0xFE7F_FFFF First 8MB bank of Flash memory
21 0xFE80_0000-0xFEFF_FFFF Second 8MB bank of Flash memory (MPC8349E-mITX only)
Timur Tabi2ad6b512006-10-31 18:44:42 -060022
23 I2C address list:
Wolfgang Denkdd520bf2006-11-30 18:02:20 +010024 Align. Board
25 Bus Addr Part No. Description Length Location
Timur Tabi2ad6b512006-10-31 18:44:42 -060026 ----------------------------------------------------------------
Wolfgang Denkdd520bf2006-11-30 18:02:20 +010027 I2C0 0x50 M24256-BWMN6P Board EEPROM 2 U64
Timur Tabi2ad6b512006-10-31 18:44:42 -060028
Wolfgang Denkdd520bf2006-11-30 18:02:20 +010029 I2C1 0x20 PCF8574 I2C Expander 0 U8
30 I2C1 0x21 PCF8574 I2C Expander 0 U10
31 I2C1 0x38 PCF8574A I2C Expander 0 U8
32 I2C1 0x39 PCF8574A I2C Expander 0 U10
33 I2C1 0x51 (DDR) DDR EEPROM 1 U1
34 I2C1 0x68 DS1339 RTC 1 U68
Timur Tabi2ad6b512006-10-31 18:44:42 -060035
36 Note that a given board has *either* a pair of 8574s or a pair of 8574As.
37*/
38
39#ifndef __CONFIG_H
40#define __CONFIG_H
41
Wolfgang Denk14d0a022010-10-07 21:51:12 +020042#if (CONFIG_SYS_TEXT_BASE == 0xFE000000)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020043#define CONFIG_SYS_LOWBOOT
Timur Tabi7a78f142007-01-31 15:54:29 -060044#endif
Timur Tabi2ad6b512006-10-31 18:44:42 -060045
46/*
47 * High Level Configuration Options
48 */
Peter Tyser2c7920a2009-05-22 17:23:25 -050049#define CONFIG_MPC834x /* MPC834x family (8343, 8347, 8349) */
Timur Tabi2ad6b512006-10-31 18:44:42 -060050#define CONFIG_MPC8349 /* MPC8349 specific */
51
Joe Hershberger396abba2011-10-11 23:57:15 -050052#define CONFIG_SYS_IMMR 0xE0000000 /* The IMMR is relocated to here */
Timur Tabi2ad6b512006-10-31 18:44:42 -060053
Timur Tabi89c77842008-02-08 13:15:55 -060054#define CONFIG_MISC_INIT_F
55#define CONFIG_MISC_INIT_R
Timur Tabi7a78f142007-01-31 15:54:29 -060056
Timur Tabi89c77842008-02-08 13:15:55 -060057/*
58 * On-board devices
59 */
Timur Tabi7a78f142007-01-31 15:54:29 -060060
61#ifdef CONFIG_MPC8349ITX
Joe Hershberger396abba2011-10-11 23:57:15 -050062/* The CF card interface on the back of the board */
63#define CONFIG_COMPACT_FLASH
Timur Tabi89c77842008-02-08 13:15:55 -060064#define CONFIG_VSC7385_ENET /* VSC7385 ethernet support */
Valeriy Glushkovc31e1322009-06-30 15:48:41 +030065#define CONFIG_SYS_USB_HOST /* use the EHCI USB controller */
Timur Tabi7a78f142007-01-31 15:54:29 -060066#endif
67
Timur Tabi2ad6b512006-10-31 18:44:42 -060068#define CONFIG_RTC_DS1337
Heiko Schocher00f792e2012-10-24 13:48:22 +020069#define CONFIG_SYS_I2C
Timur Tabi7a78f142007-01-31 15:54:29 -060070
71/*
72 * Device configurations
73 */
Timur Tabi2ad6b512006-10-31 18:44:42 -060074
75/* I2C */
Heiko Schocher00f792e2012-10-24 13:48:22 +020076#ifdef CONFIG_SYS_I2C
77#define CONFIG_SYS_I2C_FSL
78#define CONFIG_SYS_FSL_I2C_SPEED 400000
79#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
80#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
81#define CONFIG_SYS_FSL_I2C2_SPEED 400000
82#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
83#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
Timur Tabi2ad6b512006-10-31 18:44:42 -060084
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020085#define CONFIG_SYS_SPD_BUS_NUM 1 /* The I2C bus for SPD */
Valeriy Glushkovb7be63a2009-02-04 18:27:49 +020086#define CONFIG_SYS_RTC_BUS_NUM 1 /* The I2C bus for RTC */
Timur Tabi2ad6b512006-10-31 18:44:42 -060087
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020088#define CONFIG_SYS_I2C_8574_ADDR1 0x20 /* I2C1, PCF8574 */
89#define CONFIG_SYS_I2C_8574_ADDR2 0x21 /* I2C1, PCF8574 */
90#define CONFIG_SYS_I2C_8574A_ADDR1 0x38 /* I2C1, PCF8574A */
91#define CONFIG_SYS_I2C_8574A_ADDR2 0x39 /* I2C1, PCF8574A */
92#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* I2C0, Board EEPROM */
Joe Hershberger396abba2011-10-11 23:57:15 -050093#define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* I2C1, DS1339 RTC*/
94#define SPD_EEPROM_ADDRESS 0x51 /* I2C1, DDR */
Timur Tabi2ad6b512006-10-31 18:44:42 -060095
Timur Tabi2ad6b512006-10-31 18:44:42 -060096/* Don't probe these addresses: */
Joe Hershberger396abba2011-10-11 23:57:15 -050097#define CONFIG_SYS_I2C_NOPROBES { {1, CONFIG_SYS_I2C_8574_ADDR1}, \
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020098 {1, CONFIG_SYS_I2C_8574_ADDR2}, \
99 {1, CONFIG_SYS_I2C_8574A_ADDR1}, \
Joe Hershberger396abba2011-10-11 23:57:15 -0500100 {1, CONFIG_SYS_I2C_8574A_ADDR2} }
Timur Tabi2ad6b512006-10-31 18:44:42 -0600101/* Bit definitions for the 8574[A] I2C expander */
Joe Hershberger396abba2011-10-11 23:57:15 -0500102 /* Board revision, 00=0.0, 01=0.1, 10=1.0 */
103#define I2C_8574_REVISION 0x03
Timur Tabi2ad6b512006-10-31 18:44:42 -0600104#define I2C_8574_CF 0x08 /* 1=Compact flash absent, 0=present */
105#define I2C_8574_MPCICLKRN 0x10 /* MiniPCI Clk Run */
106#define I2C_8574_PCI66 0x20 /* 0=33MHz PCI, 1=66MHz PCI */
107#define I2C_8574_FLASHSIDE 0x40 /* 0=Reset vector from U4, 1=from U7*/
108
Timur Tabi2ad6b512006-10-31 18:44:42 -0600109#endif
110
Timur Tabi7a78f142007-01-31 15:54:29 -0600111/* Compact Flash */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600112#ifdef CONFIG_COMPACT_FLASH
113
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200114#define CONFIG_SYS_IDE_MAXBUS 1
115#define CONFIG_SYS_IDE_MAXDEVICE 1
Timur Tabi2ad6b512006-10-31 18:44:42 -0600116
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200117#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
118#define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_CF_BASE
119#define CONFIG_SYS_ATA_DATA_OFFSET 0x0000
120#define CONFIG_SYS_ATA_REG_OFFSET 0
121#define CONFIG_SYS_ATA_ALT_OFFSET 0x0200
122#define CONFIG_SYS_ATA_STRIDE 2
Timur Tabi2ad6b512006-10-31 18:44:42 -0600123
Joe Hershberger396abba2011-10-11 23:57:15 -0500124/* If a CF card is not inserted, time out quickly */
125#define ATA_RESET_TIME 1
Timur Tabi2ad6b512006-10-31 18:44:42 -0600126
Valeriy Glushkovc9e34fe2009-02-05 14:35:21 +0200127#endif
128
129/*
130 * SATA
131 */
132#ifdef CONFIG_SATA_SIL3114
133
134#define CONFIG_SYS_SATA_MAX_DEVICE 4
Valeriy Glushkovc9e34fe2009-02-05 14:35:21 +0200135#define CONFIG_LBA48
Timur Tabi2ad6b512006-10-31 18:44:42 -0600136
Timur Tabi7a78f142007-01-31 15:54:29 -0600137#endif
Timur Tabi2ad6b512006-10-31 18:44:42 -0600138
Valeriy Glushkovc31e1322009-06-30 15:48:41 +0300139#ifdef CONFIG_SYS_USB_HOST
140/*
141 * Support USB
142 */
Valeriy Glushkovc31e1322009-06-30 15:48:41 +0300143#define CONFIG_USB_EHCI_FSL
144
145/* Current USB implementation supports the only USB controller,
146 * so we have to choose between the MPH or the DR ones */
147#if 1
148#define CONFIG_HAS_FSL_MPH_USB
149#else
150#define CONFIG_HAS_FSL_DR_USB
151#endif
152
153#endif
154
Timur Tabi7a78f142007-01-31 15:54:29 -0600155/*
156 * DDR Setup
157 */
Joe Hershberger396abba2011-10-11 23:57:15 -0500158#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200159#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
160#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
161#define CONFIG_SYS_83XX_DDR_USES_CS0
Joe Hershberger396abba2011-10-11 23:57:15 -0500162#define CONFIG_SYS_MEMTEST_START 0x1000 /* memtest region */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200163#define CONFIG_SYS_MEMTEST_END 0x2000
Timur Tabi7a78f142007-01-31 15:54:29 -0600164
Joe Hershberger396abba2011-10-11 23:57:15 -0500165#define CONFIG_SYS_DDR_SDRAM_CLK_CNTL (DDR_SDRAM_CLK_CNTL_SS_EN \
166 | DDR_SDRAM_CLK_CNTL_CLK_ADJUST_075)
Timur Tabif64702b2007-04-30 13:59:50 -0500167
Valeriy Glushkovb7be63a2009-02-04 18:27:49 +0200168#define CONFIG_VERY_BIG_RAM
169#define CONFIG_MAX_MEM_MAPPED ((phys_size_t)256 << 20)
170
Heiko Schocher00f792e2012-10-24 13:48:22 +0200171#ifdef CONFIG_SYS_I2C
Timur Tabi7a78f142007-01-31 15:54:29 -0600172#define CONFIG_SPD_EEPROM /* use SPD EEPROM for DDR setup*/
173#endif
174
Joe Hershberger396abba2011-10-11 23:57:15 -0500175/* No SPD? Then manually set up DDR parameters */
176#ifndef CONFIG_SPD_EEPROM
177 #define CONFIG_SYS_DDR_SIZE 256 /* Mb */
Joe Hershberger2e651b22011-10-11 23:57:31 -0500178 #define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \
Joe Hershberger396abba2011-10-11 23:57:15 -0500179 | CSCONFIG_ROW_BIT_13 \
180 | CSCONFIG_COL_BIT_10)
Timur Tabi7a78f142007-01-31 15:54:29 -0600181
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200182 #define CONFIG_SYS_DDR_TIMING_1 0x26242321
183 #define CONFIG_SYS_DDR_TIMING_2 0x00000800 /* P9-45, may need tuning */
Timur Tabi7a78f142007-01-31 15:54:29 -0600184#endif
185
186/*
187 *Flash on the Local Bus
188 */
189
Joe Hershberger396abba2011-10-11 23:57:15 -0500190#define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
191#define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200192#define CONFIG_SYS_FLASH_BASE 0xFE000000 /* start of FLASH */
193#define CONFIG_SYS_FLASH_EMPTY_INFO
Joe Hershberger396abba2011-10-11 23:57:15 -0500194/* 127 64KB sectors + 8 8KB sectors per device */
195#define CONFIG_SYS_MAX_FLASH_SECT 135
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200196#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
197#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
198#define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
Timur Tabi7a78f142007-01-31 15:54:29 -0600199
200/* The ITX has two flash chips, but the ITX-GP has only one. To support both
201boards, we say we have two, but don't display a message if we find only one. */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200202#define CONFIG_SYS_FLASH_QUIET_TEST
Joe Hershberger396abba2011-10-11 23:57:15 -0500203#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
204#define CONFIG_SYS_FLASH_BANKS_LIST \
205 {CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE + 0x800000}
206#define CONFIG_SYS_FLASH_SIZE 16 /* FLASH size in MB */
Joe Hershberger396abba2011-10-11 23:57:15 -0500207#define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */
Timur Tabi7a78f142007-01-31 15:54:29 -0600208
Timur Tabi89c77842008-02-08 13:15:55 -0600209/* Vitesse 7385 */
210
211#ifdef CONFIG_VSC7385_ENET
212
213#define CONFIG_TSEC2
214
215/* The flash address and size of the VSC7385 firmware image */
216#define CONFIG_VSC7385_IMAGE 0xFEFFE000
217#define CONFIG_VSC7385_IMAGE_SIZE 8192
218
219#endif
220
Timur Tabi7a78f142007-01-31 15:54:29 -0600221/*
222 * BRx, ORx, LBLAWBARx, and LBLAWARx
223 */
224
225/* Flash */
226
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500227#define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE \
228 | BR_PS_16 \
229 | BR_MS_GPCM \
230 | BR_V)
231#define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
Joe Hershberger396abba2011-10-11 23:57:15 -0500232 | OR_UPM_XAM \
233 | OR_GPCM_CSNT \
234 | OR_GPCM_ACS_DIV2 \
235 | OR_GPCM_XACS \
236 | OR_GPCM_SCY_15 \
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500237 | OR_GPCM_TRLX_SET \
238 | OR_GPCM_EHTR_SET \
Joe Hershberger396abba2011-10-11 23:57:15 -0500239 | OR_GPCM_EAD)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200240#define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500241#define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_16MB)
Timur Tabi7a78f142007-01-31 15:54:29 -0600242
243/* Vitesse 7385 */
244
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200245#define CONFIG_SYS_VSC7385_BASE 0xF8000000
Timur Tabi7a78f142007-01-31 15:54:29 -0600246
Timur Tabi89c77842008-02-08 13:15:55 -0600247#ifdef CONFIG_VSC7385_ENET
248
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500249#define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_VSC7385_BASE \
250 | BR_PS_8 \
251 | BR_MS_GPCM \
252 | BR_V)
Joe Hershberger396abba2011-10-11 23:57:15 -0500253#define CONFIG_SYS_OR1_PRELIM (OR_AM_128KB \
254 | OR_GPCM_CSNT \
255 | OR_GPCM_XACS \
256 | OR_GPCM_SCY_15 \
257 | OR_GPCM_SETA \
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500258 | OR_GPCM_TRLX_SET \
259 | OR_GPCM_EHTR_SET \
Joe Hershberger396abba2011-10-11 23:57:15 -0500260 | OR_GPCM_EAD)
Timur Tabi7a78f142007-01-31 15:54:29 -0600261
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200262#define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_VSC7385_BASE
263#define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_128KB)
Timur Tabi7a78f142007-01-31 15:54:29 -0600264
265#endif
266
267/* LED */
268
Joe Hershberger396abba2011-10-11 23:57:15 -0500269#define CONFIG_SYS_LED_BASE 0xF9000000
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500270#define CONFIG_SYS_BR2_PRELIM (CONFIG_SYS_LED_BASE \
271 | BR_PS_8 \
272 | BR_MS_GPCM \
273 | BR_V)
Joe Hershberger396abba2011-10-11 23:57:15 -0500274#define CONFIG_SYS_OR2_PRELIM (OR_AM_2MB \
275 | OR_GPCM_CSNT \
276 | OR_GPCM_ACS_DIV2 \
277 | OR_GPCM_XACS \
278 | OR_GPCM_SCY_9 \
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500279 | OR_GPCM_TRLX_SET \
280 | OR_GPCM_EHTR_SET \
Joe Hershberger396abba2011-10-11 23:57:15 -0500281 | OR_GPCM_EAD)
Timur Tabi7a78f142007-01-31 15:54:29 -0600282
283/* Compact Flash */
284
285#ifdef CONFIG_COMPACT_FLASH
286
Joe Hershberger396abba2011-10-11 23:57:15 -0500287#define CONFIG_SYS_CF_BASE 0xF0000000
Timur Tabi7a78f142007-01-31 15:54:29 -0600288
Joe Hershberger396abba2011-10-11 23:57:15 -0500289#define CONFIG_SYS_BR3_PRELIM (CONFIG_SYS_CF_BASE \
290 | BR_PS_16 \
291 | BR_MS_UPMA \
292 | BR_V)
293#define CONFIG_SYS_OR3_PRELIM (OR_UPM_AM | OR_UPM_BI)
Timur Tabi7a78f142007-01-31 15:54:29 -0600294
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200295#define CONFIG_SYS_LBLAWBAR3_PRELIM CONFIG_SYS_CF_BASE
296#define CONFIG_SYS_LBLAWAR3_PRELIM (LBLAWAR_EN | LBLAWAR_64KB)
Timur Tabi7a78f142007-01-31 15:54:29 -0600297
298#endif
299
300/*
301 * U-Boot memory configuration
302 */
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200303#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600304
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200305#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
306#define CONFIG_SYS_RAMBOOT
Timur Tabi2ad6b512006-10-31 18:44:42 -0600307#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200308#undef CONFIG_SYS_RAMBOOT
Timur Tabi2ad6b512006-10-31 18:44:42 -0600309#endif
310
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200311#define CONFIG_SYS_INIT_RAM_LOCK
Joe Hershberger396abba2011-10-11 23:57:15 -0500312#define CONFIG_SYS_INIT_RAM_ADDR 0xFD000000 /* Initial RAM addr */
313#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM*/
Timur Tabi2ad6b512006-10-31 18:44:42 -0600314
Joe Hershberger396abba2011-10-11 23:57:15 -0500315#define CONFIG_SYS_GBL_DATA_OFFSET \
316 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200317#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Timur Tabi2ad6b512006-10-31 18:44:42 -0600318
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200319/* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
Kevin Hao16c8c172016-07-08 11:25:14 +0800320#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */
Kim Phillipsc8a90642012-06-30 18:29:20 -0500321#define CONFIG_SYS_MALLOC_LEN (256 * 1024) /* Reserved for malloc */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600322
323/*
324 * Local Bus LCRR and LBCR regs
325 * LCRR: DLL bypass, Clock divider is 4
326 * External Local Bus rate is
327 * CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV
328 */
Kim Phillipsc7190f02009-09-25 18:19:44 -0500329#define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
330#define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_4
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200331#define CONFIG_SYS_LBC_LBCR 0x00000000
Timur Tabi2ad6b512006-10-31 18:44:42 -0600332
Joe Hershberger396abba2011-10-11 23:57:15 -0500333 /* LB sdram refresh timer, about 6us */
334#define CONFIG_SYS_LBC_LSRT 0x32000000
335 /* LB refresh timer prescal, 266MHz/32*/
336#define CONFIG_SYS_LBC_MRTPR 0x20000000
Timur Tabi2ad6b512006-10-31 18:44:42 -0600337
338/*
Timur Tabi2ad6b512006-10-31 18:44:42 -0600339 * Serial Port
340 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200341#define CONFIG_SYS_NS16550_SERIAL
342#define CONFIG_SYS_NS16550_REG_SIZE 1
343#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Timur Tabi2ad6b512006-10-31 18:44:42 -0600344
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200345#define CONFIG_SYS_BAUDRATE_TABLE \
Joe Hershberger396abba2011-10-11 23:57:15 -0500346 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
Timur Tabi7a78f142007-01-31 15:54:29 -0600347
Simon Glass83302fb2016-10-17 20:12:38 -0600348#define CONSOLE ttyS0
Timur Tabi2ad6b512006-10-31 18:44:42 -0600349
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200350#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR + 0x4500)
351#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR + 0x4600)
Timur Tabi2ad6b512006-10-31 18:44:42 -0600352
Timur Tabi7a78f142007-01-31 15:54:29 -0600353/*
354 * PCI
355 */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600356#ifdef CONFIG_PCI
Gabor Juhos842033e2013-05-30 07:06:12 +0000357#define CONFIG_PCI_INDIRECT_BRIDGE
Timur Tabi2ad6b512006-10-31 18:44:42 -0600358
359#define CONFIG_MPC83XX_PCI2
360
361/*
362 * General PCI
363 * Addresses are mapped 1-1.
364 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200365#define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
366#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
367#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
Joe Hershberger396abba2011-10-11 23:57:15 -0500368#define CONFIG_SYS_PCI1_MMIO_BASE \
369 (CONFIG_SYS_PCI1_MEM_BASE + CONFIG_SYS_PCI1_MEM_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200370#define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
371#define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
Joe Hershberger396abba2011-10-11 23:57:15 -0500372#define CONFIG_SYS_PCI1_IO_BASE 0x00000000
373#define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000
374#define CONFIG_SYS_PCI1_IO_SIZE 0x01000000 /* 16M */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600375
376#ifdef CONFIG_MPC83XX_PCI2
Joe Hershberger396abba2011-10-11 23:57:15 -0500377#define CONFIG_SYS_PCI2_MEM_BASE \
378 (CONFIG_SYS_PCI1_MMIO_BASE + CONFIG_SYS_PCI1_MMIO_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200379#define CONFIG_SYS_PCI2_MEM_PHYS CONFIG_SYS_PCI2_MEM_BASE
380#define CONFIG_SYS_PCI2_MEM_SIZE 0x10000000 /* 256M */
Joe Hershberger396abba2011-10-11 23:57:15 -0500381#define CONFIG_SYS_PCI2_MMIO_BASE \
382 (CONFIG_SYS_PCI2_MEM_BASE + CONFIG_SYS_PCI2_MEM_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200383#define CONFIG_SYS_PCI2_MMIO_PHYS CONFIG_SYS_PCI2_MMIO_BASE
384#define CONFIG_SYS_PCI2_MMIO_SIZE 0x10000000 /* 256M */
Joe Hershberger396abba2011-10-11 23:57:15 -0500385#define CONFIG_SYS_PCI2_IO_BASE 0x00000000
386#define CONFIG_SYS_PCI2_IO_PHYS \
387 (CONFIG_SYS_PCI1_IO_PHYS + CONFIG_SYS_PCI1_IO_SIZE)
388#define CONFIG_SYS_PCI2_IO_SIZE 0x01000000 /* 16M */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600389#endif
390
Timur Tabi2ad6b512006-10-31 18:44:42 -0600391#ifndef CONFIG_PCI_PNP
392 #define PCI_ENET0_IOADDR 0x00000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200393 #define PCI_ENET0_MEMADDR CONFIG_SYS_PCI2_MEM_BASE
Timur Tabi2ad6b512006-10-31 18:44:42 -0600394 #define PCI_IDSEL_NUMBER 0x0f /* IDSEL = AD15 */
395#endif
396
397#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
398
399#endif
400
Wolfgang Denk2ae18242010-10-06 09:05:45 +0200401#define CONFIG_PCI_66M
402#ifdef CONFIG_PCI_66M
Timur Tabi7a78f142007-01-31 15:54:29 -0600403#define CONFIG_83XX_CLKIN 66666666 /* in Hz */
404#else
405#define CONFIG_83XX_CLKIN 33333333 /* in Hz */
406#endif
407
Timur Tabi2ad6b512006-10-31 18:44:42 -0600408/* TSEC */
409
410#ifdef CONFIG_TSEC_ENET
411
Timur Tabi2ad6b512006-10-31 18:44:42 -0600412#define CONFIG_MII
Timur Tabi2ad6b512006-10-31 18:44:42 -0600413
Kim Phillips255a35772007-05-16 16:52:19 -0500414#define CONFIG_TSEC1
Timur Tabi2ad6b512006-10-31 18:44:42 -0600415
Kim Phillips255a35772007-05-16 16:52:19 -0500416#ifdef CONFIG_TSEC1
Andy Fleming10327dc2007-08-16 16:35:02 -0500417#define CONFIG_HAS_ETH0
Kim Phillips255a35772007-05-16 16:52:19 -0500418#define CONFIG_TSEC1_NAME "TSEC0"
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200419#define CONFIG_SYS_TSEC1_OFFSET 0x24000
Wolfgang Denkdd520bf2006-11-30 18:02:20 +0100420#define TSEC1_PHY_ADDR 0x1c /* VSC8201 uses address 0x1c */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600421#define TSEC1_PHYIDX 0
Andy Fleming3a790132007-08-15 20:03:25 -0500422#define TSEC1_FLAGS TSEC_GIGABIT
Timur Tabi2ad6b512006-10-31 18:44:42 -0600423#endif
424
Kim Phillips255a35772007-05-16 16:52:19 -0500425#ifdef CONFIG_TSEC2
Timur Tabi7a78f142007-01-31 15:54:29 -0600426#define CONFIG_HAS_ETH1
Kim Phillips255a35772007-05-16 16:52:19 -0500427#define CONFIG_TSEC2_NAME "TSEC1"
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200428#define CONFIG_SYS_TSEC2_OFFSET 0x25000
Timur Tabi89c77842008-02-08 13:15:55 -0600429
Timur Tabi2ad6b512006-10-31 18:44:42 -0600430#define TSEC2_PHY_ADDR 4
431#define TSEC2_PHYIDX 0
Andy Fleming3a790132007-08-15 20:03:25 -0500432#define TSEC2_FLAGS TSEC_GIGABIT
Timur Tabi2ad6b512006-10-31 18:44:42 -0600433#endif
434
435#define CONFIG_ETHPRIME "Freescale TSEC"
436
437#endif
438
Timur Tabi2ad6b512006-10-31 18:44:42 -0600439/*
440 * Environment
441 */
Timur Tabi7a78f142007-01-31 15:54:29 -0600442#define CONFIG_ENV_OVERWRITE
443
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200444#ifndef CONFIG_SYS_RAMBOOT
Joe Hershberger396abba2011-10-11 23:57:15 -0500445 #define CONFIG_ENV_ADDR \
446 (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200447 #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K (one sector) for environment */
Joe Hershberger396abba2011-10-11 23:57:15 -0500448 #define CONFIG_ENV_SIZE 0x2000
Timur Tabi2ad6b512006-10-31 18:44:42 -0600449#else
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200450 #undef CONFIG_FLASH_CFI_DRIVER
Joe Hershberger396abba2011-10-11 23:57:15 -0500451 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
452 #define CONFIG_ENV_SIZE 0x2000
Timur Tabi2ad6b512006-10-31 18:44:42 -0600453#endif
454
455#define CONFIG_LOADS_ECHO /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200456#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600457
Jon Loeliger8ea54992007-07-04 22:30:06 -0500458/*
Jon Loeliger659e2f62007-07-10 09:10:49 -0500459 * BOOTP options
460 */
461#define CONFIG_BOOTP_BOOTFILESIZE
Jon Loeliger659e2f62007-07-10 09:10:49 -0500462
Timur Tabi2ad6b512006-10-31 18:44:42 -0600463/* Watchdog */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600464#undef CONFIG_WATCHDOG /* watchdog disabled */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600465
466/*
467 * Miscellaneous configurable options
468 */
Timur Tabi7a78f142007-01-31 15:54:29 -0600469
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200470#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Kim Phillips05f91a62009-08-26 21:27:37 -0500471#define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */
Timur Tabi7a78f142007-01-31 15:54:29 -0600472
Timur Tabi2ad6b512006-10-31 18:44:42 -0600473/*
474 * For booting Linux, the board info and command line data
Ira W. Snyder9f530d52010-09-10 15:42:32 -0700475 * have to be in the first 256 MB of memory, since this is
Timur Tabi2ad6b512006-10-31 18:44:42 -0600476 * the maximum mapped by the Linux kernel during initialization.
477 */
Joe Hershberger396abba2011-10-11 23:57:15 -0500478 /* Initial Memory map for Linux*/
479#define CONFIG_SYS_BOOTMAPSZ (256 << 20)
Kevin Hao63865272016-07-08 11:25:15 +0800480#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600481
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200482#define CONFIG_SYS_HRCW_LOW (\
Timur Tabi2ad6b512006-10-31 18:44:42 -0600483 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
484 HRCWL_DDR_TO_SCB_CLK_1X1 |\
485 HRCWL_CSB_TO_CLKIN_4X1 |\
486 HRCWL_VCO_1X2 |\
487 HRCWL_CORE_TO_CSB_2X1)
488
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200489#ifdef CONFIG_SYS_LOWBOOT
490#define CONFIG_SYS_HRCW_HIGH (\
Timur Tabi2ad6b512006-10-31 18:44:42 -0600491 HRCWH_PCI_HOST |\
Timur Tabi7a78f142007-01-31 15:54:29 -0600492 HRCWH_32_BIT_PCI |\
Timur Tabi2ad6b512006-10-31 18:44:42 -0600493 HRCWH_PCI1_ARBITER_ENABLE |\
Timur Tabi7a78f142007-01-31 15:54:29 -0600494 HRCWH_PCI2_ARBITER_ENABLE |\
Timur Tabi2ad6b512006-10-31 18:44:42 -0600495 HRCWH_CORE_ENABLE |\
496 HRCWH_FROM_0X00000100 |\
497 HRCWH_BOOTSEQ_DISABLE |\
498 HRCWH_SW_WATCHDOG_DISABLE |\
499 HRCWH_ROM_LOC_LOCAL_16BIT |\
500 HRCWH_TSEC1M_IN_GMII |\
Joe Hershberger396abba2011-10-11 23:57:15 -0500501 HRCWH_TSEC2M_IN_GMII)
Timur Tabi2ad6b512006-10-31 18:44:42 -0600502#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200503#define CONFIG_SYS_HRCW_HIGH (\
Timur Tabi2ad6b512006-10-31 18:44:42 -0600504 HRCWH_PCI_HOST |\
505 HRCWH_32_BIT_PCI |\
506 HRCWH_PCI1_ARBITER_ENABLE |\
Timur Tabi7a78f142007-01-31 15:54:29 -0600507 HRCWH_PCI2_ARBITER_ENABLE |\
Timur Tabi2ad6b512006-10-31 18:44:42 -0600508 HRCWH_CORE_ENABLE |\
509 HRCWH_FROM_0XFFF00100 |\
510 HRCWH_BOOTSEQ_DISABLE |\
511 HRCWH_SW_WATCHDOG_DISABLE |\
512 HRCWH_ROM_LOC_LOCAL_16BIT |\
513 HRCWH_TSEC1M_IN_GMII |\
Joe Hershberger396abba2011-10-11 23:57:15 -0500514 HRCWH_TSEC2M_IN_GMII)
Timur Tabi2ad6b512006-10-31 18:44:42 -0600515#endif
516
Timur Tabi7a78f142007-01-31 15:54:29 -0600517/*
518 * System performance
519 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200520#define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth (0-3) */
Joe Hershberger396abba2011-10-11 23:57:15 -0500521#define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count (0-7) */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200522#define CONFIG_SYS_SPCR_TSEC1EP 3 /* TSEC1 emergency priority (0-3) */
523#define CONFIG_SYS_SPCR_TSEC2EP 3 /* TSEC2 emergency priority (0-3) */
524#define CONFIG_SYS_SCCR_TSEC1CM 1 /* TSEC1 clock mode (0-3) */
525#define CONFIG_SYS_SCCR_TSEC2CM 1 /* TSEC2 & I2C0 clock mode (0-3) */
Valeriy Glushkovc31e1322009-06-30 15:48:41 +0300526#define CONFIG_SYS_SCCR_USBMPHCM 3 /* USB MPH controller's clock */
527#define CONFIG_SYS_SCCR_USBDRCM 0 /* USB DR controller's clock */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600528
Timur Tabi7a78f142007-01-31 15:54:29 -0600529/*
530 * System IO Config
531 */
Joe Hershberger396abba2011-10-11 23:57:15 -0500532/* Needed for gigabit to work on TSEC 1 */
533#define CONFIG_SYS_SICRH SICRH_TSOBI1
534 /* USB DR as device + USB MPH as host */
535#define CONFIG_SYS_SICRL (SICRL_LDP_A | SICRL_USB1)
Timur Tabi2ad6b512006-10-31 18:44:42 -0600536
Kim Phillips1a2e2032010-04-20 19:37:54 -0500537#define CONFIG_SYS_HID0_INIT 0x00000000
538#define CONFIG_SYS_HID0_FINAL HID0_ENABLE_INSTRUCTION_CACHE
Timur Tabi2ad6b512006-10-31 18:44:42 -0600539
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200540#define CONFIG_SYS_HID2 HID2_HBE
Becky Bruce31d82672008-05-08 19:02:12 -0500541#define CONFIG_HIGH_BATS 1 /* High BATs supported */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600542
Timur Tabi7a78f142007-01-31 15:54:29 -0600543/* DDR */
Joe Hershberger396abba2011-10-11 23:57:15 -0500544#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500545 | BATL_PP_RW \
Joe Hershberger396abba2011-10-11 23:57:15 -0500546 | BATL_MEMCOHERENCE)
547#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE \
548 | BATU_BL_256M \
549 | BATU_VS \
550 | BATU_VP)
Timur Tabi2ad6b512006-10-31 18:44:42 -0600551
Timur Tabi7a78f142007-01-31 15:54:29 -0600552/* PCI */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600553#ifdef CONFIG_PCI
Joe Hershberger396abba2011-10-11 23:57:15 -0500554#define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_BASE \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500555 | BATL_PP_RW \
Joe Hershberger396abba2011-10-11 23:57:15 -0500556 | BATL_MEMCOHERENCE)
557#define CONFIG_SYS_IBAT1U (CONFIG_SYS_PCI1_MEM_BASE \
558 | BATU_BL_256M \
559 | BATU_VS \
560 | BATU_VP)
561#define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_MMIO_BASE \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500562 | BATL_PP_RW \
Joe Hershberger396abba2011-10-11 23:57:15 -0500563 | BATL_CACHEINHIBIT \
564 | BATL_GUARDEDSTORAGE)
565#define CONFIG_SYS_IBAT2U (CONFIG_SYS_PCI1_MMIO_BASE \
566 | BATU_BL_256M \
567 | BATU_VS \
568 | BATU_VP)
Timur Tabi2ad6b512006-10-31 18:44:42 -0600569#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200570#define CONFIG_SYS_IBAT1L 0
571#define CONFIG_SYS_IBAT1U 0
572#define CONFIG_SYS_IBAT2L 0
573#define CONFIG_SYS_IBAT2U 0
Timur Tabi2ad6b512006-10-31 18:44:42 -0600574#endif
575
576#ifdef CONFIG_MPC83XX_PCI2
Joe Hershberger396abba2011-10-11 23:57:15 -0500577#define CONFIG_SYS_IBAT3L (CONFIG_SYS_PCI2_MEM_BASE \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500578 | BATL_PP_RW \
Joe Hershberger396abba2011-10-11 23:57:15 -0500579 | BATL_MEMCOHERENCE)
580#define CONFIG_SYS_IBAT3U (CONFIG_SYS_PCI2_MEM_BASE \
581 | BATU_BL_256M \
582 | BATU_VS \
583 | BATU_VP)
584#define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCI2_MMIO_BASE \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500585 | BATL_PP_RW \
Joe Hershberger396abba2011-10-11 23:57:15 -0500586 | BATL_CACHEINHIBIT \
587 | BATL_GUARDEDSTORAGE)
588#define CONFIG_SYS_IBAT4U (CONFIG_SYS_PCI2_MMIO_BASE \
589 | BATU_BL_256M \
590 | BATU_VS \
591 | BATU_VP)
Timur Tabi2ad6b512006-10-31 18:44:42 -0600592#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200593#define CONFIG_SYS_IBAT3L 0
594#define CONFIG_SYS_IBAT3U 0
595#define CONFIG_SYS_IBAT4L 0
596#define CONFIG_SYS_IBAT4U 0
Timur Tabi2ad6b512006-10-31 18:44:42 -0600597#endif
598
599/* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 & BCSR @ 0xE2400000 */
Joe Hershberger396abba2011-10-11 23:57:15 -0500600#define CONFIG_SYS_IBAT5L (CONFIG_SYS_IMMR \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500601 | BATL_PP_RW \
Joe Hershberger396abba2011-10-11 23:57:15 -0500602 | BATL_CACHEINHIBIT \
603 | BATL_GUARDEDSTORAGE)
604#define CONFIG_SYS_IBAT5U (CONFIG_SYS_IMMR \
605 | BATU_BL_256M \
606 | BATU_VS \
607 | BATU_VP)
Timur Tabi2ad6b512006-10-31 18:44:42 -0600608
609/* SDRAM @ 0xF0000000, stack in DCACHE 0xFDF00000 & FLASH @ 0xFE000000 */
Joe Hershberger396abba2011-10-11 23:57:15 -0500610#define CONFIG_SYS_IBAT6L (0xF0000000 \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500611 | BATL_PP_RW \
Joe Hershberger396abba2011-10-11 23:57:15 -0500612 | BATL_MEMCOHERENCE \
613 | BATL_GUARDEDSTORAGE)
614#define CONFIG_SYS_IBAT6U (0xF0000000 \
615 | BATU_BL_256M \
616 | BATU_VS \
617 | BATU_VP)
Timur Tabi2ad6b512006-10-31 18:44:42 -0600618
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200619#define CONFIG_SYS_IBAT7L 0
620#define CONFIG_SYS_IBAT7U 0
Timur Tabi2ad6b512006-10-31 18:44:42 -0600621
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200622#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
623#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
624#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
625#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
626#define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
627#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
628#define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
629#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
630#define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
631#define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
632#define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
633#define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
634#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
635#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
636#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
637#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
Timur Tabi2ad6b512006-10-31 18:44:42 -0600638
Jon Loeliger8ea54992007-07-04 22:30:06 -0500639#if defined(CONFIG_CMD_KGDB)
Timur Tabi2ad6b512006-10-31 18:44:42 -0600640#define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600641#endif
642
Timur Tabi2ad6b512006-10-31 18:44:42 -0600643/*
644 * Environment Configuration
645 */
646#define CONFIG_ENV_OVERWRITE
647
Joe Hershberger396abba2011-10-11 23:57:15 -0500648#define CONFIG_NETDEV "eth0"
Timur Tabi2ad6b512006-10-31 18:44:42 -0600649
Timur Tabi7a78f142007-01-31 15:54:29 -0600650/* Default path and filenames */
Joe Hershberger8b3637c2011-10-13 13:03:47 +0000651#define CONFIG_ROOTPATH "/nfsroot/rootfs"
Joe Hershbergerb3f44c22011-10-13 13:03:48 +0000652#define CONFIG_BOOTFILE "uImage"
Joe Hershberger396abba2011-10-11 23:57:15 -0500653 /* U-Boot image on TFTP server */
654#define CONFIG_UBOOTPATH "u-boot.bin"
Timur Tabi2ad6b512006-10-31 18:44:42 -0600655
Timur Tabi7a78f142007-01-31 15:54:29 -0600656#ifdef CONFIG_MPC8349ITX
Joe Hershberger396abba2011-10-11 23:57:15 -0500657#define CONFIG_FDTFILE "mpc8349emitx.dtb"
Timur Tabi2ad6b512006-10-31 18:44:42 -0600658#else
Joe Hershberger396abba2011-10-11 23:57:15 -0500659#define CONFIG_FDTFILE "mpc8349emitxgp.dtb"
Timur Tabi2ad6b512006-10-31 18:44:42 -0600660#endif
661
Timur Tabi7a78f142007-01-31 15:54:29 -0600662
Wolfgang Denkdd520bf2006-11-30 18:02:20 +0100663#define CONFIG_EXTRA_ENV_SETTINGS \
Simon Glass83302fb2016-10-17 20:12:38 -0600664 "console=" __stringify(CONSOLE) "\0" \
Joe Hershberger396abba2011-10-11 23:57:15 -0500665 "netdev=" CONFIG_NETDEV "\0" \
666 "uboot=" CONFIG_UBOOTPATH "\0" \
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200667 "tftpflash=tftpboot $loadaddr $uboot; " \
Marek Vasut5368c552012-09-23 17:41:24 +0200668 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
669 " +$filesize; " \
670 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
671 " +$filesize; " \
672 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
673 " $filesize; " \
674 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
675 " +$filesize; " \
676 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
677 " $filesize\0" \
Kim Phillips05f91a62009-08-26 21:27:37 -0500678 "fdtaddr=780000\0" \
Joe Hershberger396abba2011-10-11 23:57:15 -0500679 "fdtfile=" CONFIG_FDTFILE "\0"
Kim Phillipsbf0b5422006-11-01 00:10:40 -0600680
Wolfgang Denkdd520bf2006-11-30 18:02:20 +0100681#define CONFIG_NFSBOOTCOMMAND \
Timur Tabi7a78f142007-01-31 15:54:29 -0600682 "setenv bootargs root=/dev/nfs rw nfsroot=$serverip:$rootpath" \
Joe Hershberger396abba2011-10-11 23:57:15 -0500683 " ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off "\
Timur Tabi7a78f142007-01-31 15:54:29 -0600684 " console=$console,$baudrate $othbootargs; " \
685 "tftp $loadaddr $bootfile;" \
686 "tftp $fdtaddr $fdtfile;" \
687 "bootm $loadaddr - $fdtaddr"
Kim Phillipsbf0b5422006-11-01 00:10:40 -0600688
Wolfgang Denkdd520bf2006-11-30 18:02:20 +0100689#define CONFIG_RAMBOOTCOMMAND \
Timur Tabi7a78f142007-01-31 15:54:29 -0600690 "setenv bootargs root=/dev/ram rw" \
691 " console=$console,$baudrate $othbootargs; " \
692 "tftp $ramdiskaddr $ramdiskfile;" \
693 "tftp $loadaddr $bootfile;" \
694 "tftp $fdtaddr $fdtfile;" \
695 "bootm $loadaddr $ramdiskaddr $fdtaddr"
Timur Tabi2ad6b512006-10-31 18:44:42 -0600696
Timur Tabi2ad6b512006-10-31 18:44:42 -0600697#endif