blob: a4be49707bfb318b0d276b85fdb6386800435860 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Christian Gmeiner39d09732014-10-02 13:33:46 +02002/*
3 * Copyright (C) 2010-2013 Freescale Semiconductor, Inc.
4 * Copyright (C) 2014 Bachmann electronic GmbH
Christian Gmeiner39d09732014-10-02 13:33:46 +02005 */
6
7#ifndef __CONFIG_H
8#define __CONFIG_H
9
10#include "mx6_common.h"
Christian Gmeiner39d09732014-10-02 13:33:46 +020011
Christian Gmeiner39d09732014-10-02 13:33:46 +020012/* Size of malloc() pool */
13#define CONFIG_SYS_MALLOC_LEN (10 * 1024 * 1024)
14
Christian Gmeiner39d09732014-10-02 13:33:46 +020015#define CONFIG_MISC_INIT_R
Christian Gmeiner39d09732014-10-02 13:33:46 +020016
Christian Gmeiner39d09732014-10-02 13:33:46 +020017/* UART Configs */
18#define CONFIG_MXC_UART
19#define CONFIG_MXC_UART_BASE UART1_BASE
20
21/* SF Configs */
Christian Gmeiner39d09732014-10-02 13:33:46 +020022#define CONFIG_SF_DEFAULT_BUS 2
Christian Gmeiner2e3a1f42014-10-22 11:29:51 +020023#define CONFIG_SF_DEFAULT_CS 0
Christian Gmeiner39d09732014-10-02 13:33:46 +020024#define CONFIG_SF_DEFAULT_SPEED 25000000
25#define CONFIG_SF_DEFAULT_MODE (SPI_MODE_0)
26
27/* IO expander */
28#define CONFIG_PCA953X
29#define CONFIG_SYS_I2C_PCA953X_ADDR 0x20
30#define CONFIG_SYS_I2C_PCA953X_WIDTH { {0x20, 16} }
Christian Gmeiner39d09732014-10-02 13:33:46 +020031
32/* I2C Configs */
Christian Gmeiner39d09732014-10-02 13:33:46 +020033#define CONFIG_SYS_I2C
34#define CONFIG_SYS_I2C_MXC
Albert ARIBAUD \\(3ADEV\\)03544c62015-09-21 22:43:38 +020035#define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */
36#define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */
York Sunf8cb1012015-03-20 10:20:40 -070037#define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */
Christian Gmeiner39d09732014-10-02 13:33:46 +020038#define CONFIG_SYS_I2C_SPEED 100000
39
40/* OCOTP Configs */
Christian Gmeiner39d09732014-10-02 13:33:46 +020041#define CONFIG_IMX_OTP
42#define IMX_OTP_BASE OCOTP_BASE_ADDR
43#define IMX_OTP_ADDR_MAX 0x7F
44#define IMX_OTP_DATA_ERROR_VAL 0xBADABADA
45#define IMX_OTPWRITE_ENABLED
46
47/* MMC Configs */
Christian Gmeiner39d09732014-10-02 13:33:46 +020048#define CONFIG_SYS_FSL_ESDHC_ADDR 0
49#define CONFIG_SYS_FSL_USDHC_NUM 2
50
Christian Gmeiner39c7d5a2014-11-10 14:35:48 +010051/* USB Configs */
Christian Gmeiner39c7d5a2014-11-10 14:35:48 +010052#define CONFIG_MXC_USB_PORTSC (PORT_PTS_UTMI | PORT_PTS_PTW)
53#define CONFIG_USB_MAX_CONTROLLER_COUNT 2
54
Christian Gmeiner39d09732014-10-02 13:33:46 +020055/*
56 * SATA Configs
57 */
58#ifdef CONFIG_CMD_SATA
Christian Gmeiner39d09732014-10-02 13:33:46 +020059#define CONFIG_SYS_SATA_MAX_DEVICE 1
60#define CONFIG_DWC_AHSATA_PORT_ID 0
61#define CONFIG_DWC_AHSATA_BASE_ADDR SATA_ARB_BASE_ADDR
62#define CONFIG_LBA48
Christian Gmeiner39d09732014-10-02 13:33:46 +020063#endif
64
Christian Gmeiner68a36642015-01-19 17:26:48 +010065/* SPL */
66#ifdef CONFIG_SPL
67#include "imx6_spl.h"
Christian Gmeiner68a36642015-01-19 17:26:48 +010068#define CONFIG_SYS_SPI_U_BOOT_OFFS (64 * 1024)
Christian Gmeiner68a36642015-01-19 17:26:48 +010069#endif
70
Christian Gmeiner39d09732014-10-02 13:33:46 +020071#define CONFIG_FEC_MXC
72#define CONFIG_MII
73#define IMX_FEC_BASE ENET_BASE_ADDR
74#define CONFIG_FEC_XCV_TYPE MII100
75#define CONFIG_ETHPRIME "FEC"
76#define CONFIG_FEC_MXC_PHYADDR 0x5
Christian Gmeiner39d09732014-10-02 13:33:46 +020077#define CONFIG_PHY_SMSC
78
Christian Gmeinerfb2589b2015-02-11 15:20:25 +010079#ifndef CONFIG_SPL
Christian Gmeinerfb2589b2015-02-11 15:20:25 +010080#define CONFIG_ENV_EEPROM_IS_ON_I2C
81#define CONFIG_SYS_I2C_EEPROM_BUS 1
82#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
83#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
84#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
Christian Gmeinerfb2589b2015-02-11 15:20:25 +010085#endif
86
Christian Gmeiner39d09732014-10-02 13:33:46 +020087#define CONFIG_PREBOOT ""
88
Christian Gmeiner8be70bb2017-06-08 09:37:26 +020089/* Thermal support */
90#define CONFIG_IMX_THERMAL
91
Christian Gmeiner39d09732014-10-02 13:33:46 +020092/* Physical Memory Map */
93#define CONFIG_NR_DRAM_BANKS 1
94#define PHYS_SDRAM MMDC0_ARB_BASE_ADDR
Christian Gmeiner39d09732014-10-02 13:33:46 +020095
96#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM
97#define CONFIG_SYS_INIT_RAM_ADDR IRAM_BASE_ADDR
98#define CONFIG_SYS_INIT_RAM_SIZE IRAM_SIZE
99
100#define CONFIG_SYS_INIT_SP_OFFSET \
101 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
102#define CONFIG_SYS_INIT_SP_ADDR \
103 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
104
Peter Robinson056845c2015-05-22 17:30:45 +0100105/* Environment organization */
Christian Gmeiner39d09732014-10-02 13:33:46 +0200106#define CONFIG_ENV_SIZE (64 * 1024) /* 64 kb */
107#define CONFIG_ENV_OFFSET (1024 * 1024)
108/* M25P16 has an erase size of 64 KiB */
109#define CONFIG_ENV_SECT_SIZE (64 * 1024)
110#define CONFIG_ENV_SPI_BUS CONFIG_SF_DEFAULT_BUS
111#define CONFIG_ENV_SPI_CS CONFIG_SF_DEFAULT_CS
112#define CONFIG_ENV_SPI_MODE CONFIG_SF_DEFAULT_MODE
113#define CONFIG_ENV_SPI_MAX_HZ CONFIG_SF_DEFAULT_SPEED
114
Christian Gmeiner39d09732014-10-02 13:33:46 +0200115#define CONFIG_BOOTP_SERVERIP
116#define CONFIG_BOOTP_BOOTFILE
117
118#endif /* __CONFIG_H */