blob: 2476f40c56d6cc37dab08fefa7c59ea1bbb5e3a1 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0 */
Kumar Gala58e5e9a2008-08-26 15:01:29 -05002/*
York Sun34e026f2014-03-27 17:54:47 -07003 * Copyright 2008-2014 Freescale Semiconductor, Inc.
Kumar Gala58e5e9a2008-08-26 15:01:29 -05004 */
5
6#ifndef FSL_DDR_MAIN_H
7#define FSL_DDR_MAIN_H
8
York Sun34e026f2014-03-27 17:54:47 -07009#include <fsl_ddrc_version.h>
York Sun5614e712013-09-30 09:22:09 -070010#include <fsl_ddr_sdram.h>
11#include <fsl_ddr_dimm_params.h>
Kumar Gala58e5e9a2008-08-26 15:01:29 -050012
York Sun5614e712013-09-30 09:22:09 -070013#include <common_timing_params.h>
Kumar Gala58e5e9a2008-08-26 15:01:29 -050014
York Sun1d71efb2014-08-01 15:51:00 -070015#ifndef CONFIG_SYS_FSL_DDR_MAIN_NUM_CTRLS
16/* All controllers are for main memory */
York Sun51370d52016-12-28 08:43:45 -080017#define CONFIG_SYS_FSL_DDR_MAIN_NUM_CTRLS CONFIG_SYS_NUM_DDR_CTLRS
York Sun1d71efb2014-08-01 15:51:00 -070018#endif
19
York Sun4e5b1bd2014-02-10 13:59:42 -080020#ifdef CONFIG_SYS_FSL_DDR_LE
21#define ddr_in32(a) in_le32(a)
22#define ddr_out32(a, v) out_le32(a, v)
York Sundda3b612014-12-08 15:30:55 -080023#define ddr_setbits32(a, v) setbits_le32(a, v)
24#define ddr_clrbits32(a, v) clrbits_le32(a, v)
25#define ddr_clrsetbits32(a, clear, set) clrsetbits_le32(a, clear, set)
York Sun4e5b1bd2014-02-10 13:59:42 -080026#else
27#define ddr_in32(a) in_be32(a)
28#define ddr_out32(a, v) out_be32(a, v)
York Sundda3b612014-12-08 15:30:55 -080029#define ddr_setbits32(a, v) setbits_be32(a, v)
30#define ddr_clrbits32(a, v) clrbits_be32(a, v)
31#define ddr_clrsetbits32(a, clear, set) clrsetbits_be32(a, clear, set)
York Sun4e5b1bd2014-02-10 13:59:42 -080032#endif
33
York Sun66869f92015-03-19 09:30:26 -070034u32 fsl_ddr_get_version(unsigned int ctrl_num);
York Sun34e026f2014-03-27 17:54:47 -070035
York Sun1b3e3c42011-06-07 09:42:16 +080036#if defined(CONFIG_DDR_SPD) || defined(CONFIG_SPD_EEPROM)
Kumar Gala58e5e9a2008-08-26 15:01:29 -050037/*
38 * Bind the main DDR setup driver's generic names
39 * to this specific DDR technology.
40 */
41static __inline__ int
York Sun03e664d2015-01-06 13:18:50 -080042compute_dimm_parameters(const unsigned int ctrl_num,
43 const generic_spd_eeprom_t *spd,
Kumar Gala58e5e9a2008-08-26 15:01:29 -050044 dimm_params_t *pdimm,
45 unsigned int dimm_number)
46{
York Sun03e664d2015-01-06 13:18:50 -080047 return ddr_compute_dimm_parameters(ctrl_num, spd, pdimm, dimm_number);
Kumar Gala58e5e9a2008-08-26 15:01:29 -050048}
York Sun1b3e3c42011-06-07 09:42:16 +080049#endif
Kumar Gala58e5e9a2008-08-26 15:01:29 -050050
51/*
52 * Data Structures
53 *
54 * All data structures have to be on the stack
55 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020056#define CONFIG_SYS_DIMM_SLOTS_PER_CTLR CONFIG_DIMM_SLOTS_PER_CTLR
Kumar Gala58e5e9a2008-08-26 15:01:29 -050057
58typedef struct {
59 generic_spd_eeprom_t
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020060 spd_installed_dimms[CONFIG_SYS_NUM_DDR_CTLRS][CONFIG_SYS_DIMM_SLOTS_PER_CTLR];
Kumar Gala58e5e9a2008-08-26 15:01:29 -050061 struct dimm_params_s
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020062 dimm_params[CONFIG_SYS_NUM_DDR_CTLRS][CONFIG_SYS_DIMM_SLOTS_PER_CTLR];
63 memctl_options_t memctl_opts[CONFIG_SYS_NUM_DDR_CTLRS];
64 common_timing_params_t common_timing_params[CONFIG_SYS_NUM_DDR_CTLRS];
65 fsl_ddr_cfg_regs_t fsl_ddr_config_reg[CONFIG_SYS_NUM_DDR_CTLRS];
York Sun1d71efb2014-08-01 15:51:00 -070066 unsigned int first_ctrl;
67 unsigned int num_ctrls;
68 unsigned long long mem_base;
69 unsigned int dimm_slots_per_ctrl;
70 int (*board_need_mem_reset)(void);
71 void (*board_mem_reset)(void);
72 void (*board_mem_de_reset)(void);
Kumar Gala58e5e9a2008-08-26 15:01:29 -050073} fsl_ddr_info_t;
74
75/* Compute steps */
76#define STEP_GET_SPD (1 << 0)
77#define STEP_COMPUTE_DIMM_PARMS (1 << 1)
78#define STEP_COMPUTE_COMMON_PARMS (1 << 2)
79#define STEP_GATHER_OPTS (1 << 3)
80#define STEP_ASSIGN_ADDRESSES (1 << 4)
81#define STEP_COMPUTE_REGS (1 << 5)
82#define STEP_PROGRAM_REGS (1 << 6)
83#define STEP_ALL 0xFFF
84
York Sun6f5e1dc2011-09-16 13:21:35 -070085unsigned long long
Haiying Wangfc0c2b62010-12-01 10:35:31 -050086fsl_ddr_compute(fsl_ddr_info_t *pinfo, unsigned int start_step,
87 unsigned int size_only);
York Sun6f5e1dc2011-09-16 13:21:35 -070088const char *step_to_string(unsigned int step);
Kumar Gala58e5e9a2008-08-26 15:01:29 -050089
York Sun03e664d2015-01-06 13:18:50 -080090unsigned int compute_fsl_memctl_config_regs(const unsigned int ctrl_num,
91 const memctl_options_t *popts,
Kumar Gala58e5e9a2008-08-26 15:01:29 -050092 fsl_ddr_cfg_regs_t *ddr,
93 const common_timing_params_t *common_dimm,
94 const dimm_params_t *dimm_parameters,
Haiying Wangfc0c2b62010-12-01 10:35:31 -050095 unsigned int dbw_capacity_adjust,
96 unsigned int size_only);
York Sun6f5e1dc2011-09-16 13:21:35 -070097unsigned int compute_lowest_common_dimm_parameters(
York Sun03e664d2015-01-06 13:18:50 -080098 const unsigned int ctrl_num,
York Sun6f5e1dc2011-09-16 13:21:35 -070099 const dimm_params_t *dimm_params,
100 common_timing_params_t *outpdimm,
101 unsigned int number_of_dimms);
York Sun56848422015-07-23 14:04:48 -0700102unsigned int populate_memctl_options(const common_timing_params_t *common_dimm,
Kumar Gala58e5e9a2008-08-26 15:01:29 -0500103 memctl_options_t *popts,
Haiying Wangdfb49102008-10-03 12:36:55 -0400104 dimm_params_t *pdimm,
Kumar Gala58e5e9a2008-08-26 15:01:29 -0500105 unsigned int ctrl_num);
York Sun6f5e1dc2011-09-16 13:21:35 -0700106void check_interleaving_options(fsl_ddr_info_t *pinfo);
Kumar Gala58e5e9a2008-08-26 15:01:29 -0500107
York Sun03e664d2015-01-06 13:18:50 -0800108unsigned int mclk_to_picos(const unsigned int ctrl_num, unsigned int mclk);
109unsigned int get_memory_clk_period_ps(const unsigned int ctrl_num);
110unsigned int picos_to_mclk(const unsigned int ctrl_num, unsigned int picos);
York Sun6f5e1dc2011-09-16 13:21:35 -0700111void fsl_ddr_set_lawbar(
112 const common_timing_params_t *memctl_common_params,
113 unsigned int memctl_interleaved,
114 unsigned int ctrl_num);
York Sune32d59a2015-01-06 13:18:55 -0800115void fsl_ddr_sync_memctl_refresh(unsigned int first_ctrl,
116 unsigned int last_ctrl);
York Sun6f5e1dc2011-09-16 13:21:35 -0700117
James Yange8ba6c52013-01-07 14:01:03 +0000118int fsl_ddr_interactive_env_var_exists(void);
119unsigned long long fsl_ddr_interactive(fsl_ddr_info_t *pinfo, int var_is_set);
York Sun6f5e1dc2011-09-16 13:21:35 -0700120void fsl_ddr_get_spd(generic_spd_eeprom_t *ctrl_dimms_spd,
York Sun1d71efb2014-08-01 15:51:00 -0700121 unsigned int ctrl_num, unsigned int dimm_slots_per_ctrl);
York Sun6f5e1dc2011-09-16 13:21:35 -0700122
123int do_reset(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[]);
124unsigned int check_fsl_memctl_config_regs(const fsl_ddr_cfg_regs_t *ddr);
York Sun4e5b1bd2014-02-10 13:59:42 -0800125void board_add_ram_info(int use_default);
York Sun6f5e1dc2011-09-16 13:21:35 -0700126
127/* processor specific function */
128void fsl_ddr_set_memctl_regs(const fsl_ddr_cfg_regs_t *regs,
York Sunc63e1372013-06-25 11:37:48 -0700129 unsigned int ctrl_num, int step);
York Sun61bd2f72015-11-04 09:53:10 -0800130void remove_unused_controllers(fsl_ddr_info_t *info);
York Sun1b3e3c42011-06-07 09:42:16 +0800131
132/* board specific function */
133int fsl_ddr_get_dimm_params(dimm_params_t *pdimm,
134 unsigned int controller_number,
135 unsigned int dimm_number);
York Sunb92557c2015-05-28 14:54:08 +0530136void update_spd_address(unsigned int ctrl_num,
137 unsigned int slot,
138 unsigned int *addr);
Shengzhou Liu02fb2762016-11-21 11:36:48 +0800139
140void erratum_a009942_check_cpo(void);
Kumar Gala58e5e9a2008-08-26 15:01:29 -0500141#endif