blob: 9e3213bdff424ccb6285a45982c0811505c9dcab [file] [log] [blame]
Stefan Roese1eac2a72006-11-29 15:42:37 +01001/*
2 * (C) Copyright 2003
3 * Ingo Assmus <ingo.assmus@keymile.com>
4 *
5 * based on - Driver for MV64460X ethernet ports
6 * Copyright (C) 2002 rabeeh@galileo.co.il
7 *
8 * See file CREDITS for list of people who contributed to this
9 * project.
10 *
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License as
13 * published by the Free Software Foundation; either version 2 of
14 3 the License, or (at your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
Wolfgang Denk8d9a8612006-11-30 01:54:07 +010018 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
Stefan Roese1eac2a72006-11-29 15:42:37 +010019 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
24 * MA 02111-1307 USA
25 */
26
27/*
28 * mv_eth.c - header file for the polled mode GT ethernet driver
29 */
30#include <common.h>
31#include <net.h>
32#include <malloc.h>
33#include <miiphy.h>
34
35#include "mv_eth.h"
36
37/* enable Debug outputs */
38
39#undef DEBUG_MV_ETH
40
41#ifdef DEBUG_MV_ETH
42#define DEBUG
43#define DP(x) x
44#else
45#define DP(x)
46#endif
47
48/* PHY DFCDL Registers */
Wolfgang Denk8d9a8612006-11-30 01:54:07 +010049#define ETH_PHY_DFCDL_CONFIG0_REG 0x2100
50#define ETH_PHY_DFCDL_CONFIG1_REG 0x2104
51#define ETH_PHY_DFCDL_ADDR_REG 0x2110
52#define ETH_PHY_DFCDL_DATA0_REG 0x2114
Stefan Roese1eac2a72006-11-29 15:42:37 +010053
Wolfgang Denk8d9a8612006-11-30 01:54:07 +010054#define PHY_AUTONEGOTIATE_TIMEOUT 4000 /* 4000 ms autonegotiate timeout */
55#define PHY_UPDATE_TIMEOUT 10000
Stefan Roese1eac2a72006-11-29 15:42:37 +010056
57#undef MV64460_CHECKSUM_OFFLOAD
58/*************************************************************************
Wolfgang Denk8d9a8612006-11-30 01:54:07 +010059* The first part is the high level driver of the gigE ethernet ports. *
Stefan Roese1eac2a72006-11-29 15:42:37 +010060*************************************************************************/
61
62/* Definition for configuring driver */
63/* #define UPDATE_STATS_BY_SOFTWARE */
64#undef MV64460_RX_QUEUE_FILL_ON_TASK
65
Stefan Roese1eac2a72006-11-29 15:42:37 +010066/* Constants */
67#define MAGIC_ETH_RUNNING 8031971
Wolfgang Denk8d9a8612006-11-30 01:54:07 +010068#define MV64460_INTERNAL_SRAM_SIZE _256K
Stefan Roese1eac2a72006-11-29 15:42:37 +010069#define EXTRA_BYTES 32
Wolfgang Denk8d9a8612006-11-30 01:54:07 +010070#define WRAP ETH_HLEN + 2 + 4 + 16
Stefan Roese1eac2a72006-11-29 15:42:37 +010071#define BUFFER_MTU dev->mtu + WRAP
72#define INT_CAUSE_UNMASK_ALL 0x0007ffff
73#define INT_CAUSE_UNMASK_ALL_EXT 0x0011ffff
74#ifdef MV64460_RX_FILL_ON_TASK
75#define INT_CAUSE_MASK_ALL 0x00000000
76#define INT_CAUSE_CHECK_BITS INT_CAUSE_UNMASK_ALL
77#define INT_CAUSE_CHECK_BITS_EXT INT_CAUSE_UNMASK_ALL_EXT
78#endif
79
80/* Read/Write to/from MV64460 internal registers */
81#define MV_REG_READ(offset) my_le32_to_cpu(* (volatile unsigned int *) (INTERNAL_REG_BASE_ADDR + offset))
82#define MV_REG_WRITE(offset,data) *(volatile unsigned int *) (INTERNAL_REG_BASE_ADDR + offset) = my_cpu_to_le32 (data)
83#define MV_SET_REG_BITS(regOffset,bits) ((*((volatile unsigned int*)((INTERNAL_REG_BASE_ADDR) + (regOffset)))) |= ((unsigned int)my_cpu_to_le32(bits)))
84#define MV_RESET_REG_BITS(regOffset,bits) ((*((volatile unsigned int*)((INTERNAL_REG_BASE_ADDR) + (regOffset)))) &= ~((unsigned int)my_cpu_to_le32(bits)))
85
86#define my_cpu_to_le32(x) my_le32_to_cpu((x))
87
88/* Static function declarations */
89static int mv64460_eth_real_open (struct eth_device *eth);
90static int mv64460_eth_real_stop (struct eth_device *eth);
91static struct net_device_stats *mv64460_eth_get_stats (struct eth_device
92 *dev);
93static void eth_port_init_mac_tables (ETH_PORT eth_port_num);
94static void mv64460_eth_update_stat (struct eth_device *dev);
95bool db64460_eth_start (struct eth_device *eth);
96unsigned int eth_read_mib_counter (ETH_PORT eth_port_num,
97 unsigned int mib_offset);
98int mv64460_eth_receive (struct eth_device *dev);
99
100int mv64460_eth_xmit (struct eth_device *, volatile void *packet, int length);
101
Mike Frysinger5700bb62010-07-27 18:35:08 -0400102int mv_miiphy_read(const char *devname, unsigned char phy_addr,
Stefan Roese1eac2a72006-11-29 15:42:37 +0100103 unsigned char phy_reg, unsigned short *value);
Mike Frysinger5700bb62010-07-27 18:35:08 -0400104int mv_miiphy_write(const char *devname, unsigned char phy_addr,
Stefan Roese1eac2a72006-11-29 15:42:37 +0100105 unsigned char phy_reg, unsigned short value);
106
107int phy_setup_aneg (char *devname, unsigned char addr);
108
Wolfgang Denk8d9a8612006-11-30 01:54:07 +0100109#ifndef UPDATE_STATS_BY_SOFTWARE
Stefan Roese1eac2a72006-11-29 15:42:37 +0100110static void mv64460_eth_print_stat (struct eth_device *dev);
111#endif
112/* Processes a received packet */
113extern void NetReceive (volatile uchar *, int);
114
115extern unsigned int INTERNAL_REG_BASE_ADDR;
116
117unsigned long my_le32_to_cpu (unsigned long x)
118{
119 return (((x & 0x000000ffU) << 24) |
120 ((x & 0x0000ff00U) << 8) |
121 ((x & 0x00ff0000U) >> 8) | ((x & 0xff000000U) >> 24));
122}
123
124/*************************************************
125 *Helper functions - used inside the driver only *
126 *************************************************/
127#ifdef DEBUG_MV_ETH
128void print_globals (struct eth_device *dev)
129{
130 printf ("Ethernet PRINT_Globals-Debug function\n");
131 printf ("Base Address for ETH_PORT_INFO: %08x\n",
132 (unsigned int) dev->priv);
133 printf ("Base Address for mv64460_eth_priv: %08x\n",
134 (unsigned int) &(((ETH_PORT_INFO *) dev->priv)->
135 port_private));
136
137 printf ("GT Internal Base Address: %08x\n",
138 INTERNAL_REG_BASE_ADDR);
Wolfgang Denk8d9a8612006-11-30 01:54:07 +0100139 printf ("Base Address for TX-DESCs: %08x Number of allocated Buffers %d\n",
140 (unsigned int) ((ETH_PORT_INFO *) dev->priv)->p_tx_desc_area_base[0], MV64460_TX_QUEUE_SIZE);
141 printf ("Base Address for RX-DESCs: %08x Number of allocated Buffers %d\n",
142 (unsigned int) ((ETH_PORT_INFO *) dev->priv)->p_rx_desc_area_base[0], MV64460_RX_QUEUE_SIZE);
Stefan Roese1eac2a72006-11-29 15:42:37 +0100143 printf ("Base Address for RX-Buffer: %08x allocated Bytes %d\n",
144 (unsigned int) ((ETH_PORT_INFO *) dev->priv)->
145 p_rx_buffer_base[0],
146 (MV64460_RX_QUEUE_SIZE * MV64460_RX_BUFFER_SIZE) + 32);
147 printf ("Base Address for TX-Buffer: %08x allocated Bytes %d\n",
148 (unsigned int) ((ETH_PORT_INFO *) dev->priv)->
149 p_tx_buffer_base[0],
150 (MV64460_TX_QUEUE_SIZE * MV64460_TX_BUFFER_SIZE) + 32);
151}
152#endif
153
Stefan Roese1eac2a72006-11-29 15:42:37 +0100154/**********************************************************************
155 * mv64460_eth_print_phy_status
156 *
157 * Prints gigabit ethenret phy status
158 *
159 * Input : pointer to ethernet interface network device structure
160 * Output : N/A
161 **********************************************************************/
162void mv64460_eth_print_phy_status (struct eth_device *dev)
163{
164 struct mv64460_eth_priv *port_private;
165 unsigned int port_num;
166 ETH_PORT_INFO *ethernet_private = (ETH_PORT_INFO *) dev->priv;
167 unsigned int port_status, phy_reg_data;
168
169 port_private =
170 (struct mv64460_eth_priv *) ethernet_private->port_private;
171 port_num = port_private->port_num;
172
173 /* Check Link status on phy */
174 eth_port_read_smi_reg (port_num, 1, &phy_reg_data);
175 if (!(phy_reg_data & 0x20)) {
176 printf ("Ethernet port changed link status to DOWN\n");
177 } else {
178 port_status =
179 MV_REG_READ (MV64460_ETH_PORT_STATUS_REG (port_num));
180 printf ("Ethernet status port %d: Link up", port_num);
181 printf (", %s",
182 (port_status & BIT2) ? "Full Duplex" : "Half Duplex");
183 if (port_status & BIT4)
184 printf (", Speed 1 Gbps");
185 else
186 printf (", %s",
187 (port_status & BIT5) ? "Speed 100 Mbps" :
188 "Speed 10 Mbps");
189 printf ("\n");
190 }
191}
192
193/**********************************************************************
194 * u-boot entry functions for mv64460_eth
195 *
196 **********************************************************************/
197int db64460_eth_probe (struct eth_device *dev)
198{
199 return ((int) db64460_eth_start (dev));
200}
201
202int db64460_eth_poll (struct eth_device *dev)
203{
204 return mv64460_eth_receive (dev);
205}
206
207int db64460_eth_transmit (struct eth_device *dev, volatile void *packet,
208 int length)
209{
210 mv64460_eth_xmit (dev, packet, length);
211 return 0;
212}
213
214void db64460_eth_disable (struct eth_device *dev)
215{
216 mv64460_eth_stop (dev);
217}
218
Stefan Roese1eac2a72006-11-29 15:42:37 +0100219#define DFCDL(write,read) ((write << 6) | read)
Wolfgang Denk8d9a8612006-11-30 01:54:07 +0100220unsigned int ethDfcdls[] = {
221 DFCDL(0,0), DFCDL(1,1), DFCDL(2,2), DFCDL(3,3),
222 DFCDL(4,4), DFCDL(5,5), DFCDL(6,6), DFCDL(7,7),
223 DFCDL(8,8), DFCDL(9,9), DFCDL(10,10), DFCDL(11,11),
224 DFCDL(12,12), DFCDL(13,13), DFCDL(14,14), DFCDL(15,15),
225 DFCDL(16,16), DFCDL(17,17), DFCDL(18,18), DFCDL(19,19),
226 DFCDL(20,20), DFCDL(21,21), DFCDL(22,22), DFCDL(23,23),
227 DFCDL(24,24), DFCDL(25,25), DFCDL(26,26), DFCDL(27,27),
228 DFCDL(28,28), DFCDL(29,29), DFCDL(30,30), DFCDL(31,31),
229 DFCDL(32,32), DFCDL(33,33), DFCDL(34,34), DFCDL(35,35),
230 DFCDL(36,36), DFCDL(37,37), DFCDL(38,38), DFCDL(39,39),
231 DFCDL(40,40), DFCDL(41,41), DFCDL(42,42), DFCDL(43,43),
232 DFCDL(44,44), DFCDL(45,45), DFCDL(46,46), DFCDL(47,47),
233 DFCDL(48,48), DFCDL(49,49), DFCDL(50,50), DFCDL(51,51),
234 DFCDL(52,52), DFCDL(53,53), DFCDL(54,54), DFCDL(55,55),
235 DFCDL(56,56), DFCDL(57,57), DFCDL(58,58), DFCDL(59,59),
236 DFCDL(60,60), DFCDL(61,61), DFCDL(62,62), DFCDL(63,63),
237};
Stefan Roese1eac2a72006-11-29 15:42:37 +0100238
Wolfgang Denk8d9a8612006-11-30 01:54:07 +0100239void mv_eth_phy_init (void)
Stefan Roese1eac2a72006-11-29 15:42:37 +0100240{
Wolfgang Denk8d9a8612006-11-30 01:54:07 +0100241 int i;
Stefan Roese1eac2a72006-11-29 15:42:37 +0100242
Wolfgang Denk8d9a8612006-11-30 01:54:07 +0100243 MV_REG_WRITE (ETH_PHY_DFCDL_ADDR_REG, 0);
Stefan Roese1eac2a72006-11-29 15:42:37 +0100244
Wolfgang Denk8d9a8612006-11-30 01:54:07 +0100245 for (i = 0; i < 64; i++) {
246 MV_REG_WRITE (ETH_PHY_DFCDL_DATA0_REG, ethDfcdls[i]);
247 }
Stefan Roese1eac2a72006-11-29 15:42:37 +0100248
Wolfgang Denk8d9a8612006-11-30 01:54:07 +0100249 MV_REG_WRITE (ETH_PHY_DFCDL_CONFIG0_REG, 0x300000);
Stefan Roese1eac2a72006-11-29 15:42:37 +0100250}
251
252void mv6446x_eth_initialize (bd_t * bis)
253{
254 struct eth_device *dev;
255 ETH_PORT_INFO *ethernet_private;
256 struct mv64460_eth_priv *port_private;
257 int devnum, x, temp;
258 char *s, *e, buf[64];
259
Wolfgang Denk8d9a8612006-11-30 01:54:07 +0100260 /* P3M750 only
261 * Set RGMII clock drives strength
262 */
Stefan Roese1eac2a72006-11-29 15:42:37 +0100263 temp = MV_REG_READ(0x20A0);
264 temp |= 0x04000080;
265 MV_REG_WRITE(0x20A0, temp);
266
267 mv_eth_phy_init();
268
269 for (devnum = 0; devnum < MV_ETH_DEVS; devnum++) {
270 dev = calloc (sizeof (*dev), 1);
271 if (!dev) {
272 printf ("%s: mv_enet%d allocation failure, %s\n",
273 __FUNCTION__, devnum, "eth_device structure");
274 return;
275 }
276
Mike Frysingerf6add132011-11-10 14:11:04 +0000277 /* must be less than sizeof(dev->name) */
Stefan Roese1eac2a72006-11-29 15:42:37 +0100278 sprintf (dev->name, "mv_enet%d", devnum);
279
280#ifdef DEBUG
281 printf ("Initializing %s\n", dev->name);
282#endif
283
284 /* Extract the MAC address from the environment */
285 switch (devnum) {
286 case 0:
287 s = "ethaddr";
288 break;
Stefan Roese1eac2a72006-11-29 15:42:37 +0100289 case 1:
290 s = "eth1addr";
291 break;
Stefan Roese1eac2a72006-11-29 15:42:37 +0100292 case 2:
293 s = "eth2addr";
294 break;
Stefan Roese1eac2a72006-11-29 15:42:37 +0100295 default: /* this should never happen */
296 printf ("%s: Invalid device number %d\n",
297 __FUNCTION__, devnum);
298 return;
299 }
300
Wolfgang Denkcdb74972010-07-24 21:55:43 +0200301 temp = getenv_f(s, buf, sizeof (buf));
Stefan Roese1eac2a72006-11-29 15:42:37 +0100302 s = (temp > 0) ? buf : NULL;
303
304#ifdef DEBUG
305 printf ("Setting MAC %d to %s\n", devnum, s);
306#endif
307 for (x = 0; x < 6; ++x) {
308 dev->enetaddr[x] = s ? simple_strtoul (s, &e, 16) : 0;
309 if (s)
310 s = (*e) ? e + 1 : e;
311 }
312 /* ronen - set the MAC addr in the HW */
313 eth_port_uc_addr_set (devnum, dev->enetaddr, 0);
314
315 dev->init = (void *) db64460_eth_probe;
316 dev->halt = (void *) ethernet_phy_reset;
317 dev->send = (void *) db64460_eth_transmit;
318 dev->recv = (void *) db64460_eth_poll;
319
320 ethernet_private = calloc (sizeof (*ethernet_private), 1);
321 dev->priv = (void *)ethernet_private;
322 if (!ethernet_private) {
323 printf ("%s: %s allocation failure, %s\n",
324 __FUNCTION__, dev->name,
325 "Private Device Structure");
326 free (dev);
327 return;
328 }
329 /* start with an zeroed ETH_PORT_INFO */
330 memset (ethernet_private, 0, sizeof (ETH_PORT_INFO));
331 memcpy (ethernet_private->port_mac_addr, dev->enetaddr, 6);
332
333 /* set pointer to memory for stats data structure etc... */
334 port_private = calloc (sizeof (*ethernet_private), 1);
335 ethernet_private->port_private = (void *)port_private;
336 if (!port_private) {
337 printf ("%s: %s allocation failure, %s\n",
338 __FUNCTION__, dev->name,
339 "Port Private Device Structure");
340
341 free (ethernet_private);
342 free (dev);
343 return;
344 }
345
346 port_private->stats =
347 calloc (sizeof (struct net_device_stats), 1);
348 if (!port_private->stats) {
349 printf ("%s: %s allocation failure, %s\n",
350 __FUNCTION__, dev->name,
351 "Net stat Structure");
352
353 free (port_private);
354 free (ethernet_private);
355 free (dev);
356 return;
357 }
358 memset (ethernet_private->port_private, 0,
359 sizeof (struct mv64460_eth_priv));
360 switch (devnum) {
361 case 0:
362 ethernet_private->port_num = ETH_0;
363 break;
364 case 1:
365 ethernet_private->port_num = ETH_1;
366 break;
367 case 2:
368 ethernet_private->port_num = ETH_2;
369 break;
370 default:
371 printf ("Invalid device number %d\n", devnum);
372 break;
373 };
374
375 port_private->port_num = devnum;
376 /*
377 * Read MIB counter on the GT in order to reset them,
378 * then zero all the stats fields in memory
379 */
380 mv64460_eth_update_stat (dev);
381 memset (port_private->stats, 0,
382 sizeof (struct net_device_stats));
383 /* Extract the MAC address from the environment */
384 switch (devnum) {
385 case 0:
386 s = "ethaddr";
387 break;
Stefan Roese1eac2a72006-11-29 15:42:37 +0100388 case 1:
389 s = "eth1addr";
390 break;
Stefan Roese1eac2a72006-11-29 15:42:37 +0100391 case 2:
392 s = "eth2addr";
393 break;
Stefan Roese1eac2a72006-11-29 15:42:37 +0100394 default: /* this should never happen */
395 printf ("%s: Invalid device number %d\n",
396 __FUNCTION__, devnum);
397 return;
398 }
399
Wolfgang Denkcdb74972010-07-24 21:55:43 +0200400 temp = getenv_f(s, buf, sizeof (buf));
Stefan Roese1eac2a72006-11-29 15:42:37 +0100401 s = (temp > 0) ? buf : NULL;
402
403#ifdef DEBUG
404 printf ("Setting MAC %d to %s\n", devnum, s);
405#endif
406 for (x = 0; x < 6; ++x) {
407 dev->enetaddr[x] = s ? simple_strtoul (s, &e, 16) : 0;
408 if (s)
409 s = (*e) ? e + 1 : e;
410 }
411
412 DP (printf ("Allocating descriptor and buffer rings\n"));
413
414 ethernet_private->p_rx_desc_area_base[0] =
415 (ETH_RX_DESC *) memalign (16,
416 RX_DESC_ALIGNED_SIZE *
417 MV64460_RX_QUEUE_SIZE + 1);
418 ethernet_private->p_tx_desc_area_base[0] =
419 (ETH_TX_DESC *) memalign (16,
420 TX_DESC_ALIGNED_SIZE *
421 MV64460_TX_QUEUE_SIZE + 1);
422
423 ethernet_private->p_rx_buffer_base[0] =
424 (char *) memalign (16,
425 MV64460_RX_QUEUE_SIZE *
426 MV64460_TX_BUFFER_SIZE + 1);
427 ethernet_private->p_tx_buffer_base[0] =
428 (char *) memalign (16,
429 MV64460_RX_QUEUE_SIZE *
430 MV64460_TX_BUFFER_SIZE + 1);
431
432#ifdef DEBUG_MV_ETH
433 /* DEBUG OUTPUT prints adresses of globals */
434 print_globals (dev);
435#endif
436 eth_register (dev);
437
438 miiphy_register(dev->name, mv_miiphy_read, mv_miiphy_write);
439 }
440 DP (printf ("%s: exit\n", __FUNCTION__));
441
442}
443
444/**********************************************************************
445 * mv64460_eth_open
446 *
447 * This function is called when openning the network device. The function
448 * should initialize all the hardware, initialize cyclic Rx/Tx
449 * descriptors chain and buffers and allocate an IRQ to the network
450 * device.
451 *
452 * Input : a pointer to the network device structure
453 * / / ronen - changed the output to match net/eth.c needs
454 * Output : nonzero of success , zero if fails.
455 * under construction
456 **********************************************************************/
457
458int mv64460_eth_open (struct eth_device *dev)
459{
460 return (mv64460_eth_real_open (dev));
461}
462
463/* Helper function for mv64460_eth_open */
464static int mv64460_eth_real_open (struct eth_device *dev)
465{
466
467 unsigned int queue;
468 ETH_PORT_INFO *ethernet_private;
469 struct mv64460_eth_priv *port_private;
470 unsigned int port_num;
Stefan Roese1eac2a72006-11-29 15:42:37 +0100471 ushort reg_short;
472 int speed;
473 int duplex;
474 int i;
475 int reg;
476
477 ethernet_private = (ETH_PORT_INFO *) dev->priv;
478 /* ronen - when we update the MAC env params we only update dev->enetaddr
479 see ./net/eth.c eth_set_enetaddr() */
480 memcpy (ethernet_private->port_mac_addr, dev->enetaddr, 6);
481
Wolfgang Denk8d9a8612006-11-30 01:54:07 +0100482 port_private = (struct mv64460_eth_priv *) ethernet_private->port_private;
Stefan Roese1eac2a72006-11-29 15:42:37 +0100483 port_num = port_private->port_num;
484
485 /* Stop RX Queues */
Wolfgang Denk8d9a8612006-11-30 01:54:07 +0100486 MV_REG_WRITE (MV64460_ETH_RECEIVE_QUEUE_COMMAND_REG (port_num), 0x0000ff00);
Stefan Roese1eac2a72006-11-29 15:42:37 +0100487
488 /* Clear the ethernet port interrupts */
489 MV_REG_WRITE (MV64460_ETH_INTERRUPT_CAUSE_REG (port_num), 0);
490 MV_REG_WRITE (MV64460_ETH_INTERRUPT_CAUSE_EXTEND_REG (port_num), 0);
491
492 /* Unmask RX buffer and TX end interrupt */
493 MV_REG_WRITE (MV64460_ETH_INTERRUPT_MASK_REG (port_num),
494 INT_CAUSE_UNMASK_ALL);
495
496 /* Unmask phy and link status changes interrupts */
497 MV_REG_WRITE (MV64460_ETH_INTERRUPT_EXTEND_MASK_REG (port_num),
498 INT_CAUSE_UNMASK_ALL_EXT);
499
500 /* Set phy address of the port */
501 ethernet_private->port_phy_addr = 0x1 + (port_num << 1);
502 reg = ethernet_private->port_phy_addr;
503
504 /* Activate the DMA channels etc */
505 eth_port_init (ethernet_private);
506
507 /* "Allocate" setup TX rings */
508
509 for (queue = 0; queue < MV64460_TX_QUEUE_NUM; queue++) {
510 unsigned int size;
511
512 port_private->tx_ring_size[queue] = MV64460_TX_QUEUE_SIZE;
513 size = (port_private->tx_ring_size[queue] * TX_DESC_ALIGNED_SIZE); /*size = no of DESCs times DESC-size */
514 ethernet_private->tx_desc_area_size[queue] = size;
515
516 /* first clear desc area completely */
517 memset ((void *) ethernet_private->p_tx_desc_area_base[queue],
518 0, ethernet_private->tx_desc_area_size[queue]);
519
520 /* initialize tx desc ring with low level driver */
521 if (ether_init_tx_desc_ring
522 (ethernet_private, ETH_Q0,
523 port_private->tx_ring_size[queue],
524 MV64460_TX_BUFFER_SIZE /* Each Buffer is 1600 Byte */ ,
525 (unsigned int) ethernet_private->
526 p_tx_desc_area_base[queue],
527 (unsigned int) ethernet_private->
528 p_tx_buffer_base[queue]) == false)
529 printf ("### Error initializing TX Ring\n");
530 }
531
532 /* "Allocate" setup RX rings */
533 for (queue = 0; queue < MV64460_RX_QUEUE_NUM; queue++) {
534 unsigned int size;
535
536 /* Meantime RX Ring are fixed - but must be configurable by user */
537 port_private->rx_ring_size[queue] = MV64460_RX_QUEUE_SIZE;
538 size = (port_private->rx_ring_size[queue] *
539 RX_DESC_ALIGNED_SIZE);
540 ethernet_private->rx_desc_area_size[queue] = size;
541
542 /* first clear desc area completely */
543 memset ((void *) ethernet_private->p_rx_desc_area_base[queue],
544 0, ethernet_private->rx_desc_area_size[queue]);
545 if ((ether_init_rx_desc_ring
546 (ethernet_private, ETH_Q0,
547 port_private->rx_ring_size[queue],
548 MV64460_RX_BUFFER_SIZE /* Each Buffer is 1600 Byte */ ,
549 (unsigned int) ethernet_private->
550 p_rx_desc_area_base[queue],
551 (unsigned int) ethernet_private->
552 p_rx_buffer_base[queue])) == false)
553 printf ("### Error initializing RX Ring\n");
554 }
555
556 eth_port_start (ethernet_private);
557
558 /* Set maximum receive buffer to 9700 bytes */
559 MV_REG_WRITE (MV64460_ETH_PORT_SERIAL_CONTROL_REG (port_num),
560 (0x5 << 17) |
561 (MV_REG_READ
562 (MV64460_ETH_PORT_SERIAL_CONTROL_REG (port_num))
563 & 0xfff1ffff));
564
565 /*
566 * Set ethernet MTU for leaky bucket mechanism to 0 - this will
567 * disable the leaky bucket mechanism .
568 */
569
570 MV_REG_WRITE (MV64460_ETH_MAXIMUM_TRANSMIT_UNIT (port_num), 0);
Wolfgang Denkec98a9b2011-10-29 09:38:21 +0000571 MV_REG_READ (MV64460_ETH_PORT_STATUS_REG (port_num));
Stefan Roese1eac2a72006-11-29 15:42:37 +0100572
573#if defined(CONFIG_PHY_RESET)
574 /*
575 * Reset the phy, only if its the first time through
576 * otherwise, just check the speeds & feeds
577 */
578 if (port_private->first_init == 0) {
579 port_private->first_init = 1;
580 ethernet_phy_reset (port_num);
581
582 /* Start/Restart autonegotiation */
583 phy_setup_aneg (dev->name, reg);
584 udelay (1000);
585 }
586#endif /* defined(CONFIG_PHY_RESET) */
587
Mike Frysinger8ef583a2010-12-23 15:40:12 -0500588 miiphy_read (dev->name, reg, MII_BMSR, &reg_short);
Stefan Roese1eac2a72006-11-29 15:42:37 +0100589
590 /*
591 * Wait if PHY is capable of autonegotiation and autonegotiation is not complete
592 */
Mike Frysinger8ef583a2010-12-23 15:40:12 -0500593 if ((reg_short & BMSR_ANEGCAPABLE)
594 && !(reg_short & BMSR_ANEGCOMPLETE)) {
Stefan Roese1eac2a72006-11-29 15:42:37 +0100595 puts ("Waiting for PHY auto negotiation to complete");
596 i = 0;
Mike Frysinger8ef583a2010-12-23 15:40:12 -0500597 while (!(reg_short & BMSR_ANEGCOMPLETE)) {
Stefan Roese1eac2a72006-11-29 15:42:37 +0100598 /*
599 * Timeout reached ?
600 */
601 if (i > PHY_AUTONEGOTIATE_TIMEOUT) {
602 puts (" TIMEOUT !\n");
603 break;
604 }
605
606 if ((i++ % 1000) == 0) {
607 putc ('.');
608 }
609 udelay (1000); /* 1 ms */
Mike Frysinger8ef583a2010-12-23 15:40:12 -0500610 miiphy_read (dev->name, reg, MII_BMSR, &reg_short);
Stefan Roese1eac2a72006-11-29 15:42:37 +0100611
612 }
613 puts (" done\n");
614 udelay (500000); /* another 500 ms (results in faster booting) */
615 }
616
617 speed = miiphy_speed (dev->name, reg);
618 duplex = miiphy_duplex (dev->name, reg);
619
620 printf ("ENET Speed is %d Mbps - %s duplex connection\n",
621 (int) speed, (duplex == HALF) ? "HALF" : "FULL");
622
623 port_private->eth_running = MAGIC_ETH_RUNNING;
624 return 1;
625}
626
Stefan Roese1eac2a72006-11-29 15:42:37 +0100627static int mv64460_eth_free_tx_rings (struct eth_device *dev)
628{
629 unsigned int queue;
630 ETH_PORT_INFO *ethernet_private;
631 struct mv64460_eth_priv *port_private;
632 unsigned int port_num;
633 volatile ETH_TX_DESC *p_tx_curr_desc;
634
635 ethernet_private = (ETH_PORT_INFO *) dev->priv;
636 port_private =
637 (struct mv64460_eth_priv *) ethernet_private->port_private;
638 port_num = port_private->port_num;
639
640 /* Stop Tx Queues */
641 MV_REG_WRITE (MV64460_ETH_TRANSMIT_QUEUE_COMMAND_REG (port_num),
642 0x0000ff00);
643
644 /* Free TX rings */
645 DP (printf ("Clearing previously allocated TX queues... "));
646 for (queue = 0; queue < MV64460_TX_QUEUE_NUM; queue++) {
647 /* Free on TX rings */
648 for (p_tx_curr_desc =
649 ethernet_private->p_tx_desc_area_base[queue];
650 ((unsigned int) p_tx_curr_desc <= (unsigned int)
651 ethernet_private->p_tx_desc_area_base[queue] +
652 ethernet_private->tx_desc_area_size[queue]);
653 p_tx_curr_desc =
654 (ETH_TX_DESC *) ((unsigned int) p_tx_curr_desc +
655 TX_DESC_ALIGNED_SIZE)) {
656 /* this is inside for loop */
657 if (p_tx_curr_desc->return_info != 0) {
658 p_tx_curr_desc->return_info = 0;
659 DP (printf ("freed\n"));
660 }
661 }
662 DP (printf ("Done\n"));
663 }
664 return 0;
665}
666
667static int mv64460_eth_free_rx_rings (struct eth_device *dev)
668{
669 unsigned int queue;
670 ETH_PORT_INFO *ethernet_private;
671 struct mv64460_eth_priv *port_private;
672 unsigned int port_num;
673 volatile ETH_RX_DESC *p_rx_curr_desc;
674
675 ethernet_private = (ETH_PORT_INFO *) dev->priv;
676 port_private =
677 (struct mv64460_eth_priv *) ethernet_private->port_private;
678 port_num = port_private->port_num;
679
Stefan Roese1eac2a72006-11-29 15:42:37 +0100680 /* Stop RX Queues */
681 MV_REG_WRITE (MV64460_ETH_RECEIVE_QUEUE_COMMAND_REG (port_num),
682 0x0000ff00);
683
684 /* Free RX rings */
685 DP (printf ("Clearing previously allocated RX queues... "));
686 for (queue = 0; queue < MV64460_RX_QUEUE_NUM; queue++) {
687 /* Free preallocated skb's on RX rings */
688 for (p_rx_curr_desc =
689 ethernet_private->p_rx_desc_area_base[queue];
690 (((unsigned int) p_rx_curr_desc <
691 ((unsigned int) ethernet_private->
692 p_rx_desc_area_base[queue] +
693 ethernet_private->rx_desc_area_size[queue])));
694 p_rx_curr_desc =
695 (ETH_RX_DESC *) ((unsigned int) p_rx_curr_desc +
696 RX_DESC_ALIGNED_SIZE)) {
697 if (p_rx_curr_desc->return_info != 0) {
698 p_rx_curr_desc->return_info = 0;
699 DP (printf ("freed\n"));
700 }
701 }
702 DP (printf ("Done\n"));
703 }
704 return 0;
705}
706
707/**********************************************************************
708 * mv64460_eth_stop
709 *
710 * This function is used when closing the network device.
711 * It updates the hardware,
712 * release all memory that holds buffers and descriptors and release the IRQ.
713 * Input : a pointer to the device structure
714 * Output : zero if success , nonzero if fails
715 *********************************************************************/
716
717int mv64460_eth_stop (struct eth_device *dev)
718{
Stefan Roese1eac2a72006-11-29 15:42:37 +0100719 /* Disable all gigE address decoder */
720 MV_REG_WRITE (MV64460_ETH_BASE_ADDR_ENABLE_REG, 0x3f);
721 DP (printf ("%s Ethernet stop called ... \n", __FUNCTION__));
722 mv64460_eth_real_stop (dev);
723
724 return 0;
725};
726
727/* Helper function for mv64460_eth_stop */
728
729static int mv64460_eth_real_stop (struct eth_device *dev)
730{
731 ETH_PORT_INFO *ethernet_private;
732 struct mv64460_eth_priv *port_private;
733 unsigned int port_num;
734
735 ethernet_private = (ETH_PORT_INFO *) dev->priv;
736 port_private =
737 (struct mv64460_eth_priv *) ethernet_private->port_private;
738 port_num = port_private->port_num;
739
740 mv64460_eth_free_tx_rings (dev);
741 mv64460_eth_free_rx_rings (dev);
742
743 eth_port_reset (ethernet_private->port_num);
744 /* Disable ethernet port interrupts */
745 MV_REG_WRITE (MV64460_ETH_INTERRUPT_CAUSE_REG (port_num), 0);
746 MV_REG_WRITE (MV64460_ETH_INTERRUPT_CAUSE_EXTEND_REG (port_num), 0);
747 /* Mask RX buffer and TX end interrupt */
748 MV_REG_WRITE (MV64460_ETH_INTERRUPT_MASK_REG (port_num), 0);
749 /* Mask phy and link status changes interrupts */
750 MV_REG_WRITE (MV64460_ETH_INTERRUPT_EXTEND_MASK_REG (port_num), 0);
751 MV_RESET_REG_BITS (MV64460_CPU_INTERRUPT0_MASK_HIGH,
752 BIT0 << port_num);
753 /* Print Network statistics */
Wolfgang Denk8d9a8612006-11-30 01:54:07 +0100754#ifndef UPDATE_STATS_BY_SOFTWARE
Stefan Roese1eac2a72006-11-29 15:42:37 +0100755 /*
756 * Print statistics (only if ethernet is running),
757 * then zero all the stats fields in memory
758 */
759 if (port_private->eth_running == MAGIC_ETH_RUNNING) {
760 port_private->eth_running = 0;
761 mv64460_eth_print_stat (dev);
762 }
763 memset (port_private->stats, 0, sizeof (struct net_device_stats));
764#endif
765 DP (printf ("\nEthernet stopped ... \n"));
766 return 0;
767}
768
Stefan Roese1eac2a72006-11-29 15:42:37 +0100769/**********************************************************************
770 * mv64460_eth_start_xmit
771 *
772 * This function is queues a packet in the Tx descriptor for
773 * required port.
774 *
775 * Input : skb - a pointer to socket buffer
Wolfgang Denk8d9a8612006-11-30 01:54:07 +0100776 * dev - a pointer to the required port
Stefan Roese1eac2a72006-11-29 15:42:37 +0100777 *
778 * Output : zero upon success
779 **********************************************************************/
780
781int mv64460_eth_xmit (struct eth_device *dev, volatile void *dataPtr,
782 int dataSize)
783{
784 ETH_PORT_INFO *ethernet_private;
785 struct mv64460_eth_priv *port_private;
Stefan Roese1eac2a72006-11-29 15:42:37 +0100786 PKT_INFO pkt_info;
787 ETH_FUNC_RET_STATUS status;
788 struct net_device_stats *stats;
789 ETH_FUNC_RET_STATUS release_result;
790
791 ethernet_private = (ETH_PORT_INFO *) dev->priv;
792 port_private =
793 (struct mv64460_eth_priv *) ethernet_private->port_private;
Stefan Roese1eac2a72006-11-29 15:42:37 +0100794
795 stats = port_private->stats;
796
797 /* Update packet info data structure */
798 pkt_info.cmd_sts = ETH_TX_FIRST_DESC | ETH_TX_LAST_DESC; /* DMA owned, first last */
799 pkt_info.byte_cnt = dataSize;
800 pkt_info.buf_ptr = (unsigned int) dataPtr;
801 pkt_info.return_info = 0;
802
803 status = eth_port_send (ethernet_private, ETH_Q0, &pkt_info);
804 if ((status == ETH_ERROR) || (status == ETH_QUEUE_FULL)) {
805 printf ("Error on transmitting packet ..");
806 if (status == ETH_QUEUE_FULL)
807 printf ("ETH Queue is full. \n");
808 if (status == ETH_QUEUE_LAST_RESOURCE)
809 printf ("ETH Queue: using last available resource. \n");
Wolfgang Denk8d9a8612006-11-30 01:54:07 +0100810 return 1;
Stefan Roese1eac2a72006-11-29 15:42:37 +0100811 }
812
813 /* Update statistics and start of transmittion time */
814 stats->tx_bytes += dataSize;
815 stats->tx_packets++;
816
817 /* Check if packet(s) is(are) transmitted correctly (release everything) */
818 do {
819 release_result =
820 eth_tx_return_desc (ethernet_private, ETH_Q0,
821 &pkt_info);
822 switch (release_result) {
823 case ETH_OK:
824 DP (printf ("descriptor released\n"));
825 if (pkt_info.cmd_sts & BIT0) {
826 printf ("Error in TX\n");
827 stats->tx_errors++;
828 }
829 break;
830 case ETH_RETRY:
831 DP (printf ("transmission still in process\n"));
832 break;
833
834 case ETH_ERROR:
835 printf ("routine can not access Tx desc ring\n");
836 break;
837
838 case ETH_END_OF_JOB:
839 DP (printf ("the routine has nothing to release\n"));
840 break;
841 default: /* should not happen */
842 break;
843 }
844 } while (release_result == ETH_OK);
845
Wolfgang Denk8d9a8612006-11-30 01:54:07 +0100846 return 0; /* success */
Stefan Roese1eac2a72006-11-29 15:42:37 +0100847}
848
849/**********************************************************************
850 * mv64460_eth_receive
851 *
852 * This function is forward packets that are received from the port's
853 * queues toward kernel core or FastRoute them to another interface.
854 *
855 * Input : dev - a pointer to the required interface
Wolfgang Denk8d9a8612006-11-30 01:54:07 +0100856 * max - maximum number to receive (0 means unlimted)
Stefan Roese1eac2a72006-11-29 15:42:37 +0100857 *
858 * Output : number of served packets
859 **********************************************************************/
860
861int mv64460_eth_receive (struct eth_device *dev)
862{
863 ETH_PORT_INFO *ethernet_private;
864 struct mv64460_eth_priv *port_private;
Stefan Roese1eac2a72006-11-29 15:42:37 +0100865 PKT_INFO pkt_info;
866 struct net_device_stats *stats;
867
868 ethernet_private = (ETH_PORT_INFO *) dev->priv;
869 port_private = (struct mv64460_eth_priv *) ethernet_private->port_private;
Stefan Roese1eac2a72006-11-29 15:42:37 +0100870 stats = port_private->stats;
871
872 while ((eth_port_receive (ethernet_private, ETH_Q0, &pkt_info) == ETH_OK)) {
873#ifdef DEBUG_MV_ETH
874 if (pkt_info.byte_cnt != 0) {
875 printf ("%s: Received %d byte Packet @ 0x%x\n",
876 __FUNCTION__, pkt_info.byte_cnt,
877 pkt_info.buf_ptr);
878 if(pkt_info.buf_ptr != 0){
879 for(i=0; i < pkt_info.byte_cnt; i++){
880 if((i % 4) == 0){
881 printf("\n0x");
882 }
883 printf("%02x", ((char*)pkt_info.buf_ptr)[i]);
884 }
885 printf("\n");
886 }
887 }
888#endif
889 /* Update statistics. Note byte count includes 4 byte CRC count */
890 stats->rx_packets++;
891 stats->rx_bytes += pkt_info.byte_cnt;
892
893 /*
894 * In case received a packet without first / last bits on OR the error
895 * summary bit is on, the packets needs to be dropeed.
896 */
897 if (((pkt_info.
898 cmd_sts & (ETH_RX_FIRST_DESC | ETH_RX_LAST_DESC)) !=
899 (ETH_RX_FIRST_DESC | ETH_RX_LAST_DESC))
900 || (pkt_info.cmd_sts & ETH_ERROR_SUMMARY)) {
901 stats->rx_dropped++;
902
903 printf ("Received packet spread on multiple descriptors\n");
904
905 /* Is this caused by an error ? */
906 if (pkt_info.cmd_sts & ETH_ERROR_SUMMARY) {
907 stats->rx_errors++;
908 }
909
910 /* free these descriptors again without forwarding them to the higher layers */
911 pkt_info.buf_ptr &= ~0x7; /* realign buffer again */
912 pkt_info.byte_cnt = 0x0000; /* Reset Byte count */
913
914 if (eth_rx_return_buff
915 (ethernet_private, ETH_Q0, &pkt_info) != ETH_OK) {
916 printf ("Error while returning the RX Desc to Ring\n");
917 } else {
918 DP (printf ("RX Desc returned to Ring\n"));
919 }
920 /* /free these descriptors again */
921 } else {
922
923/* !!! call higher layer processing */
924#ifdef DEBUG_MV_ETH
925 printf ("\nNow send it to upper layer protocols (NetReceive) ...\n");
926#endif
927 /* let the upper layer handle the packet */
928 NetReceive ((uchar *) pkt_info.buf_ptr,
929 (int) pkt_info.byte_cnt);
930
931/* **************************************************************** */
932/* free descriptor */
933 pkt_info.buf_ptr &= ~0x7; /* realign buffer again */
934 pkt_info.byte_cnt = 0x0000; /* Reset Byte count */
935 DP (printf ("RX: pkt_info.buf_ptr = %x\n", pkt_info.buf_ptr));
936 if (eth_rx_return_buff
937 (ethernet_private, ETH_Q0, &pkt_info) != ETH_OK) {
938 printf ("Error while returning the RX Desc to Ring\n");
939 } else {
940 DP (printf ("RX: Desc returned to Ring\n"));
941 }
942
943/* **************************************************************** */
944
945 }
946 }
947 mv64460_eth_get_stats (dev); /* update statistics */
948 return 1;
949}
950
951/**********************************************************************
952 * mv64460_eth_get_stats
953 *
954 * Returns a pointer to the interface statistics.
955 *
956 * Input : dev - a pointer to the required interface
957 *
958 * Output : a pointer to the interface's statistics
959 **********************************************************************/
960
961static struct net_device_stats *mv64460_eth_get_stats (struct eth_device *dev)
962{
963 ETH_PORT_INFO *ethernet_private;
964 struct mv64460_eth_priv *port_private;
Stefan Roese1eac2a72006-11-29 15:42:37 +0100965
966 ethernet_private = (ETH_PORT_INFO *) dev->priv;
967 port_private =
968 (struct mv64460_eth_priv *) ethernet_private->port_private;
Stefan Roese1eac2a72006-11-29 15:42:37 +0100969
970 mv64460_eth_update_stat (dev);
971
972 return port_private->stats;
973}
974
Stefan Roese1eac2a72006-11-29 15:42:37 +0100975/**********************************************************************
976 * mv64460_eth_update_stat
977 *
978 * Update the statistics structure in the private data structure
979 *
980 * Input : pointer to ethernet interface network device structure
981 * Output : N/A
982 **********************************************************************/
983
984static void mv64460_eth_update_stat (struct eth_device *dev)
985{
986 ETH_PORT_INFO *ethernet_private;
987 struct mv64460_eth_priv *port_private;
988 struct net_device_stats *stats;
Stefan Roese1eac2a72006-11-29 15:42:37 +0100989
990 ethernet_private = (ETH_PORT_INFO *) dev->priv;
991 port_private =
992 (struct mv64460_eth_priv *) ethernet_private->port_private;
Stefan Roese1eac2a72006-11-29 15:42:37 +0100993 stats = port_private->stats;
994
995 /* These are false updates */
996 stats->rx_packets += (unsigned long)
997 eth_read_mib_counter (ethernet_private->port_num,
998 ETH_MIB_GOOD_FRAMES_RECEIVED);
999 stats->tx_packets += (unsigned long)
1000 eth_read_mib_counter (ethernet_private->port_num,
1001 ETH_MIB_GOOD_FRAMES_SENT);
1002 stats->rx_bytes += (unsigned long)
1003 eth_read_mib_counter (ethernet_private->port_num,
1004 ETH_MIB_GOOD_OCTETS_RECEIVED_LOW);
1005 /*
1006 * Ideally this should be as follows -
1007 *
1008 * stats->rx_bytes += stats->rx_bytes +
1009 * ((unsigned long) ethReadMibCounter (ethernet_private->port_num ,
1010 * ETH_MIB_GOOD_OCTETS_RECEIVED_HIGH) << 32);
1011 *
1012 * But the unsigned long in PowerPC and MIPS are 32bit. So the next read
1013 * is just a dummy read for proper work of the GigE port
1014 */
Wolfgang Denkec98a9b2011-10-29 09:38:21 +00001015 (void)eth_read_mib_counter (ethernet_private->port_num,
Stefan Roese1eac2a72006-11-29 15:42:37 +01001016 ETH_MIB_GOOD_OCTETS_RECEIVED_HIGH);
1017 stats->tx_bytes += (unsigned long)
1018 eth_read_mib_counter (ethernet_private->port_num,
1019 ETH_MIB_GOOD_OCTETS_SENT_LOW);
Wolfgang Denkec98a9b2011-10-29 09:38:21 +00001020 (void)eth_read_mib_counter (ethernet_private->port_num,
Stefan Roese1eac2a72006-11-29 15:42:37 +01001021 ETH_MIB_GOOD_OCTETS_SENT_HIGH);
1022 stats->rx_errors += (unsigned long)
1023 eth_read_mib_counter (ethernet_private->port_num,
1024 ETH_MIB_MAC_RECEIVE_ERROR);
1025
1026 /* Rx dropped is for received packet with CRC error */
1027 stats->rx_dropped +=
1028 (unsigned long) eth_read_mib_counter (ethernet_private->
1029 port_num,
1030 ETH_MIB_BAD_CRC_EVENT);
1031 stats->multicast += (unsigned long)
1032 eth_read_mib_counter (ethernet_private->port_num,
1033 ETH_MIB_MULTICAST_FRAMES_RECEIVED);
1034 stats->collisions +=
1035 (unsigned long) eth_read_mib_counter (ethernet_private->
1036 port_num,
1037 ETH_MIB_COLLISION) +
1038 (unsigned long) eth_read_mib_counter (ethernet_private->
1039 port_num,
1040 ETH_MIB_LATE_COLLISION);
1041 /* detailed rx errors */
1042 stats->rx_length_errors +=
1043 (unsigned long) eth_read_mib_counter (ethernet_private->
1044 port_num,
1045 ETH_MIB_UNDERSIZE_RECEIVED)
1046 +
1047 (unsigned long) eth_read_mib_counter (ethernet_private->
1048 port_num,
1049 ETH_MIB_OVERSIZE_RECEIVED);
1050 /* detailed tx errors */
1051}
1052
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01001053#ifndef UPDATE_STATS_BY_SOFTWARE
Stefan Roese1eac2a72006-11-29 15:42:37 +01001054/**********************************************************************
1055 * mv64460_eth_print_stat
1056 *
1057 * Update the statistics structure in the private data structure
1058 *
1059 * Input : pointer to ethernet interface network device structure
1060 * Output : N/A
1061 **********************************************************************/
1062
1063static void mv64460_eth_print_stat (struct eth_device *dev)
1064{
1065 ETH_PORT_INFO *ethernet_private;
1066 struct mv64460_eth_priv *port_private;
1067 struct net_device_stats *stats;
Stefan Roese1eac2a72006-11-29 15:42:37 +01001068
1069 ethernet_private = (ETH_PORT_INFO *) dev->priv;
1070 port_private =
1071 (struct mv64460_eth_priv *) ethernet_private->port_private;
Stefan Roese1eac2a72006-11-29 15:42:37 +01001072 stats = port_private->stats;
1073
1074 /* These are false updates */
1075 printf ("\n### Network statistics: ###\n");
1076 printf ("--------------------------\n");
1077 printf (" Packets received: %ld\n", stats->rx_packets);
1078 printf (" Packets send: %ld\n", stats->tx_packets);
1079 printf (" Received bytes: %ld\n", stats->rx_bytes);
1080 printf (" Send bytes: %ld\n", stats->tx_bytes);
1081 if (stats->rx_errors != 0)
1082 printf (" Rx Errors: %ld\n",
1083 stats->rx_errors);
1084 if (stats->rx_dropped != 0)
1085 printf (" Rx dropped (CRC Errors): %ld\n",
1086 stats->rx_dropped);
1087 if (stats->multicast != 0)
1088 printf (" Rx mulicast frames: %ld\n",
1089 stats->multicast);
1090 if (stats->collisions != 0)
1091 printf (" No. of collisions: %ld\n",
1092 stats->collisions);
1093 if (stats->rx_length_errors != 0)
1094 printf (" Rx length errors: %ld\n",
1095 stats->rx_length_errors);
1096}
1097#endif
1098
1099/**************************************************************************
1100 *network_start - Network Kick Off Routine UBoot
1101 *Inputs :
1102 *Outputs :
1103 **************************************************************************/
1104
1105bool db64460_eth_start (struct eth_device *dev)
1106{
1107 return (mv64460_eth_open (dev)); /* calls real open */
1108}
1109
1110/*************************************************************************
1111**************************************************************************
1112**************************************************************************
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01001113* The second part is the low level driver of the gigE ethernet ports. *
Stefan Roese1eac2a72006-11-29 15:42:37 +01001114**************************************************************************
1115**************************************************************************
1116*************************************************************************/
1117/*
1118 * based on Linux code
Stefan Roesea47a12b2010-04-15 16:07:28 +02001119 * arch/powerpc/galileo/EVB64460/mv64460_eth.c - Driver for MV64460X ethernet ports
Stefan Roese1eac2a72006-11-29 15:42:37 +01001120 * Copyright (C) 2002 rabeeh@galileo.co.il
1121
1122 * This program is free software; you can redistribute it and/or
1123 * modify it under the terms of the GNU General Public License
1124 * as published by the Free Software Foundation; either version 2
1125 * of the License, or (at your option) any later version.
1126
1127 * This program is distributed in the hope that it will be useful,
1128 * but WITHOUT ANY WARRANTY; without even the implied warranty of
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01001129 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
Stefan Roese1eac2a72006-11-29 15:42:37 +01001130 * GNU General Public License for more details.
1131
1132 * You should have received a copy of the GNU General Public License
1133 * along with this program; if not, write to the Free Software
1134 * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
1135 *
1136 */
1137
1138/********************************************************************************
1139 * Marvell's Gigabit Ethernet controller low level driver
1140 *
1141 * DESCRIPTION:
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01001142 * This file introduce low level API to Marvell's Gigabit Ethernet
Stefan Roese1eac2a72006-11-29 15:42:37 +01001143 * controller. This Gigabit Ethernet Controller driver API controls
1144 * 1) Operations (i.e. port init, start, reset etc').
1145 * 2) Data flow (i.e. port send, receive etc').
1146 * Each Gigabit Ethernet port is controlled via ETH_PORT_INFO
1147 * struct.
1148 * This struct includes user configuration information as well as
1149 * driver internal data needed for its operations.
1150 *
1151 * Supported Features:
1152 * - This low level driver is OS independent. Allocating memory for
1153 * the descriptor rings and buffers are not within the scope of
1154 * this driver.
1155 * - The user is free from Rx/Tx queue managing.
1156 * - This low level driver introduce functionality API that enable
1157 * the to operate Marvell's Gigabit Ethernet Controller in a
1158 * convenient way.
1159 * - Simple Gigabit Ethernet port operation API.
1160 * - Simple Gigabit Ethernet port data flow API.
1161 * - Data flow and operation API support per queue functionality.
1162 * - Support cached descriptors for better performance.
1163 * - Enable access to all four DRAM banks and internal SRAM memory
1164 * spaces.
1165 * - PHY access and control API.
1166 * - Port control register configuration API.
1167 * - Full control over Unicast and Multicast MAC configurations.
1168 *
1169 * Operation flow:
1170 *
1171 * Initialization phase
1172 * This phase complete the initialization of the ETH_PORT_INFO
1173 * struct.
1174 * User information regarding port configuration has to be set
1175 * prior to calling the port initialization routine. For example,
1176 * the user has to assign the port_phy_addr field which is board
1177 * depended parameter.
1178 * In this phase any port Tx/Rx activity is halted, MIB counters
1179 * are cleared, PHY address is set according to user parameter and
1180 * access to DRAM and internal SRAM memory spaces.
1181 *
1182 * Driver ring initialization
1183 * Allocating memory for the descriptor rings and buffers is not
1184 * within the scope of this driver. Thus, the user is required to
1185 * allocate memory for the descriptors ring and buffers. Those
1186 * memory parameters are used by the Rx and Tx ring initialization
1187 * routines in order to curve the descriptor linked list in a form
1188 * of a ring.
1189 * Note: Pay special attention to alignment issues when using
1190 * cached descriptors/buffers. In this phase the driver store
1191 * information in the ETH_PORT_INFO struct regarding each queue
1192 * ring.
1193 *
1194 * Driver start
1195 * This phase prepares the Ethernet port for Rx and Tx activity.
1196 * It uses the information stored in the ETH_PORT_INFO struct to
1197 * initialize the various port registers.
1198 *
1199 * Data flow:
1200 * All packet references to/from the driver are done using PKT_INFO
1201 * struct.
1202 * This struct is a unified struct used with Rx and Tx operations.
1203 * This way the user is not required to be familiar with neither
1204 * Tx nor Rx descriptors structures.
1205 * The driver's descriptors rings are management by indexes.
1206 * Those indexes controls the ring resources and used to indicate
1207 * a SW resource error:
1208 * 'current'
1209 * This index points to the current available resource for use. For
1210 * example in Rx process this index will point to the descriptor
1211 * that will be passed to the user upon calling the receive routine.
1212 * In Tx process, this index will point to the descriptor
1213 * that will be assigned with the user packet info and transmitted.
1214 * 'used'
1215 * This index points to the descriptor that need to restore its
1216 * resources. For example in Rx process, using the Rx buffer return
1217 * API will attach the buffer returned in packet info to the
1218 * descriptor pointed by 'used'. In Tx process, using the Tx
1219 * descriptor return will merely return the user packet info with
1220 * the command status of the transmitted buffer pointed by the
1221 * 'used' index. Nevertheless, it is essential to use this routine
1222 * to update the 'used' index.
1223 * 'first'
1224 * This index supports Tx Scatter-Gather. It points to the first
1225 * descriptor of a packet assembled of multiple buffers. For example
1226 * when in middle of Such packet we have a Tx resource error the
1227 * 'curr' index get the value of 'first' to indicate that the ring
1228 * returned to its state before trying to transmit this packet.
1229 *
1230 * Receive operation:
1231 * The eth_port_receive API set the packet information struct,
1232 * passed by the caller, with received information from the
1233 * 'current' SDMA descriptor.
1234 * It is the user responsibility to return this resource back
1235 * to the Rx descriptor ring to enable the reuse of this source.
1236 * Return Rx resource is done using the eth_rx_return_buff API.
1237 *
1238 * Transmit operation:
1239 * The eth_port_send API supports Scatter-Gather which enables to
1240 * send a packet spanned over multiple buffers. This means that
1241 * for each packet info structure given by the user and put into
1242 * the Tx descriptors ring, will be transmitted only if the 'LAST'
1243 * bit will be set in the packet info command status field. This
1244 * API also consider restriction regarding buffer alignments and
1245 * sizes.
1246 * The user must return a Tx resource after ensuring the buffer
1247 * has been transmitted to enable the Tx ring indexes to update.
1248 *
1249 * BOARD LAYOUT
1250 * This device is on-board. No jumper diagram is necessary.
1251 *
1252 * EXTERNAL INTERFACE
1253 *
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01001254 * Prior to calling the initialization routine eth_port_init() the user
Stefan Roese1eac2a72006-11-29 15:42:37 +01001255 * must set the following fields under ETH_PORT_INFO struct:
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01001256 * port_num User Ethernet port number.
1257 * port_phy_addr User PHY address of Ethernet port.
1258 * port_mac_addr[6] User defined port MAC address.
1259 * port_config User port configuration value.
1260 * port_config_extend User port config extend value.
1261 * port_sdma_config User port SDMA config value.
1262 * port_serial_control User port serial control value.
1263 * *port_virt_to_phys () User function to cast virtual addr to CPU bus addr.
1264 * *port_private User scratch pad for user specific data structures.
Stefan Roese1eac2a72006-11-29 15:42:37 +01001265 *
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01001266 * This driver introduce a set of default values:
1267 * PORT_CONFIG_VALUE Default port configuration value
1268 * PORT_CONFIG_EXTEND_VALUE Default port extend configuration value
1269 * PORT_SDMA_CONFIG_VALUE Default sdma control value
1270 * PORT_SERIAL_CONTROL_VALUE Default port serial control value
Stefan Roese1eac2a72006-11-29 15:42:37 +01001271 *
1272 * This driver data flow is done using the PKT_INFO struct which is
1273 * a unified struct for Rx and Tx operations:
1274 * byte_cnt Tx/Rx descriptor buffer byte count.
1275 * l4i_chk CPU provided TCP Checksum. For Tx operation only.
1276 * cmd_sts Tx/Rx descriptor command status.
1277 * buf_ptr Tx/Rx descriptor buffer pointer.
1278 * return_info Tx/Rx user resource return information.
1279 *
1280 *
1281 * EXTERNAL SUPPORT REQUIREMENTS
1282 *
1283 * This driver requires the following external support:
1284 *
1285 * D_CACHE_FLUSH_LINE (address, address offset)
1286 *
1287 * This macro applies assembly code to flush and invalidate cache
1288 * line.
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01001289 * address - address base.
Stefan Roese1eac2a72006-11-29 15:42:37 +01001290 * address offset - address offset
1291 *
1292 *
1293 * CPU_PIPE_FLUSH
1294 *
1295 * This macro applies assembly code to flush the CPU pipeline.
1296 *
1297 *******************************************************************************/
1298/* includes */
1299
1300/* defines */
1301/* SDMA command macros */
1302#define ETH_ENABLE_TX_QUEUE(tx_queue, eth_port) \
1303 MV_REG_WRITE(MV64460_ETH_TRANSMIT_QUEUE_COMMAND_REG(eth_port), (1 << tx_queue))
1304
1305#define ETH_DISABLE_TX_QUEUE(tx_queue, eth_port) \
1306 MV_REG_WRITE(MV64460_ETH_TRANSMIT_QUEUE_COMMAND_REG(eth_port),\
1307 (1 << (8 + tx_queue)))
1308
1309#define ETH_ENABLE_RX_QUEUE(rx_queue, eth_port) \
1310MV_REG_WRITE(MV64460_ETH_RECEIVE_QUEUE_COMMAND_REG(eth_port), (1 << rx_queue))
1311
1312#define ETH_DISABLE_RX_QUEUE(rx_queue, eth_port) \
1313MV_REG_WRITE(MV64460_ETH_RECEIVE_QUEUE_COMMAND_REG(eth_port), (1 << (8 + rx_queue)))
1314
1315#define CURR_RFD_GET(p_curr_desc, queue) \
1316 ((p_curr_desc) = p_eth_port_ctrl->p_rx_curr_desc_q[queue])
1317
1318#define CURR_RFD_SET(p_curr_desc, queue) \
1319 (p_eth_port_ctrl->p_rx_curr_desc_q[queue] = (p_curr_desc))
1320
1321#define USED_RFD_GET(p_used_desc, queue) \
1322 ((p_used_desc) = p_eth_port_ctrl->p_rx_used_desc_q[queue])
1323
1324#define USED_RFD_SET(p_used_desc, queue)\
1325(p_eth_port_ctrl->p_rx_used_desc_q[queue] = (p_used_desc))
1326
1327
1328#define CURR_TFD_GET(p_curr_desc, queue) \
1329 ((p_curr_desc) = p_eth_port_ctrl->p_tx_curr_desc_q[queue])
1330
1331#define CURR_TFD_SET(p_curr_desc, queue) \
1332 (p_eth_port_ctrl->p_tx_curr_desc_q[queue] = (p_curr_desc))
1333
1334#define USED_TFD_GET(p_used_desc, queue) \
1335 ((p_used_desc) = p_eth_port_ctrl->p_tx_used_desc_q[queue])
1336
1337#define USED_TFD_SET(p_used_desc, queue) \
1338 (p_eth_port_ctrl->p_tx_used_desc_q[queue] = (p_used_desc))
1339
1340#define FIRST_TFD_GET(p_first_desc, queue) \
1341 ((p_first_desc) = p_eth_port_ctrl->p_tx_first_desc_q[queue])
1342
1343#define FIRST_TFD_SET(p_first_desc, queue) \
1344 (p_eth_port_ctrl->p_tx_first_desc_q[queue] = (p_first_desc))
1345
1346
1347/* Macros that save access to desc in order to find next desc pointer */
1348#define RX_NEXT_DESC_PTR(p_rx_desc, queue) (ETH_RX_DESC*)(((((unsigned int)p_rx_desc - (unsigned int)p_eth_port_ctrl->p_rx_desc_area_base[queue]) + RX_DESC_ALIGNED_SIZE) % p_eth_port_ctrl->rx_desc_area_size[queue]) + (unsigned int)p_eth_port_ctrl->p_rx_desc_area_base[queue])
1349
1350#define TX_NEXT_DESC_PTR(p_tx_desc, queue) (ETH_TX_DESC*)(((((unsigned int)p_tx_desc - (unsigned int)p_eth_port_ctrl->p_tx_desc_area_base[queue]) + TX_DESC_ALIGNED_SIZE) % p_eth_port_ctrl->tx_desc_area_size[queue]) + (unsigned int)p_eth_port_ctrl->p_tx_desc_area_base[queue])
1351
1352#define LINK_UP_TIMEOUT 100000
1353#define PHY_BUSY_TIMEOUT 10000000
1354
1355/* locals */
1356
1357/* PHY routines */
1358static void ethernet_phy_set (ETH_PORT eth_port_num, int phy_addr);
1359static int ethernet_phy_get (ETH_PORT eth_port_num);
1360
1361/* Ethernet Port routines */
1362static void eth_set_access_control (ETH_PORT eth_port_num,
1363 ETH_WIN_PARAM * param);
1364static bool eth_port_uc_addr (ETH_PORT eth_port_num, unsigned char uc_nibble,
1365 ETH_QUEUE queue, int option);
1366#if 0 /* FIXME */
1367static bool eth_port_smc_addr (ETH_PORT eth_port_num,
1368 unsigned char mc_byte,
1369 ETH_QUEUE queue, int option);
1370static bool eth_port_omc_addr (ETH_PORT eth_port_num,
1371 unsigned char crc8,
1372 ETH_QUEUE queue, int option);
1373#endif
1374
1375static void eth_b_copy (unsigned int src_addr, unsigned int dst_addr,
1376 int byte_count);
1377
1378void eth_dbg (ETH_PORT_INFO * p_eth_port_ctrl);
1379
1380
1381typedef enum _memory_bank { BANK0, BANK1, BANK2, BANK3 } MEMORY_BANK;
1382u32 mv_get_dram_bank_base_addr (MEMORY_BANK bank)
1383{
1384 u32 result = 0;
1385 u32 enable = MV_REG_READ (MV64460_BASE_ADDR_ENABLE);
1386
1387 if (enable & (1 << bank))
1388 return 0;
1389 if (bank == BANK0)
1390 result = MV_REG_READ (MV64460_CS_0_BASE_ADDR);
1391 if (bank == BANK1)
1392 result = MV_REG_READ (MV64460_CS_1_BASE_ADDR);
1393 if (bank == BANK2)
1394 result = MV_REG_READ (MV64460_CS_2_BASE_ADDR);
1395 if (bank == BANK3)
1396 result = MV_REG_READ (MV64460_CS_3_BASE_ADDR);
1397 result &= 0x0000ffff;
1398 result = result << 16;
1399 return result;
1400}
1401
1402u32 mv_get_dram_bank_size (MEMORY_BANK bank)
1403{
1404 u32 result = 0;
1405 u32 enable = MV_REG_READ (MV64460_BASE_ADDR_ENABLE);
1406
1407 if (enable & (1 << bank))
1408 return 0;
1409 if (bank == BANK0)
1410 result = MV_REG_READ (MV64460_CS_0_SIZE);
1411 if (bank == BANK1)
1412 result = MV_REG_READ (MV64460_CS_1_SIZE);
1413 if (bank == BANK2)
1414 result = MV_REG_READ (MV64460_CS_2_SIZE);
1415 if (bank == BANK3)
1416 result = MV_REG_READ (MV64460_CS_3_SIZE);
1417 result += 1;
1418 result &= 0x0000ffff;
1419 result = result << 16;
1420 return result;
1421}
1422
1423u32 mv_get_internal_sram_base (void)
1424{
1425 u32 result;
1426
1427 result = MV_REG_READ (MV64460_INTEGRATED_SRAM_BASE_ADDR);
1428 result &= 0x0000ffff;
1429 result = result << 16;
1430 return result;
1431}
1432
1433/*******************************************************************************
1434* eth_port_init - Initialize the Ethernet port driver
1435*
1436* DESCRIPTION:
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01001437* This function prepares the ethernet port to start its activity:
1438* 1) Completes the ethernet port driver struct initialization toward port
1439* start routine.
1440* 2) Resets the device to a quiescent state in case of warm reboot.
1441* 3) Enable SDMA access to all four DRAM banks as well as internal SRAM.
1442* 4) Clean MAC tables. The reset status of those tables is unknown.
1443* 5) Set PHY address.
1444* Note: Call this routine prior to eth_port_start routine and after setting
1445* user values in the user fields of Ethernet port control struct (i.e.
1446* port_phy_addr).
Stefan Roese1eac2a72006-11-29 15:42:37 +01001447*
1448* INPUT:
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01001449* ETH_PORT_INFO *p_eth_port_ctrl Ethernet port control struct
Stefan Roese1eac2a72006-11-29 15:42:37 +01001450*
1451* OUTPUT:
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01001452* See description.
Stefan Roese1eac2a72006-11-29 15:42:37 +01001453*
1454* RETURN:
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01001455* None.
Stefan Roese1eac2a72006-11-29 15:42:37 +01001456*
1457*******************************************************************************/
1458static void eth_port_init (ETH_PORT_INFO * p_eth_port_ctrl)
1459{
1460 int queue;
1461 ETH_WIN_PARAM win_param;
1462
1463 p_eth_port_ctrl->port_config = PORT_CONFIG_VALUE;
1464 p_eth_port_ctrl->port_config_extend = PORT_CONFIG_EXTEND_VALUE;
1465 p_eth_port_ctrl->port_sdma_config = PORT_SDMA_CONFIG_VALUE;
1466 p_eth_port_ctrl->port_serial_control = PORT_SERIAL_CONTROL_VALUE;
1467
1468 p_eth_port_ctrl->port_rx_queue_command = 0;
1469 p_eth_port_ctrl->port_tx_queue_command = 0;
1470
1471 /* Zero out SW structs */
1472 for (queue = 0; queue < MAX_RX_QUEUE_NUM; queue++) {
1473 CURR_RFD_SET ((ETH_RX_DESC *) 0x00000000, queue);
1474 USED_RFD_SET ((ETH_RX_DESC *) 0x00000000, queue);
1475 p_eth_port_ctrl->rx_resource_err[queue] = false;
1476 }
1477
1478 for (queue = 0; queue < MAX_TX_QUEUE_NUM; queue++) {
1479 CURR_TFD_SET ((ETH_TX_DESC *) 0x00000000, queue);
1480 USED_TFD_SET ((ETH_TX_DESC *) 0x00000000, queue);
1481 FIRST_TFD_SET ((ETH_TX_DESC *) 0x00000000, queue);
1482 p_eth_port_ctrl->tx_resource_err[queue] = false;
1483 }
1484
1485 eth_port_reset (p_eth_port_ctrl->port_num);
1486
1487 /* Set access parameters for DRAM bank 0 */
1488 win_param.win = ETH_WIN0; /* Use Ethernet window 0 */
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01001489 win_param.target = ETH_TARGET_DRAM; /* Window target - DDR */
Stefan Roese1eac2a72006-11-29 15:42:37 +01001490 win_param.attributes = EBAR_ATTR_DRAM_CS0; /* Enable DRAM bank */
1491#ifndef CONFIG_NOT_COHERENT_CACHE
1492 win_param.attributes |= EBAR_ATTR_DRAM_CACHE_COHERENCY_WB;
1493#endif
1494 win_param.high_addr = 0;
1495 /* Get bank base */
1496 win_param.base_addr = mv_get_dram_bank_base_addr (BANK0);
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01001497 win_param.size = mv_get_dram_bank_size (BANK0); /* Get bank size */
Stefan Roese1eac2a72006-11-29 15:42:37 +01001498 if (win_param.size == 0)
1499 win_param.enable = 0;
1500 else
1501 win_param.enable = 1; /* Enable the access */
1502 win_param.access_ctrl = EWIN_ACCESS_FULL; /* Enable full access */
1503
1504 /* Set the access control for address window (EPAPR) READ & WRITE */
1505 eth_set_access_control (p_eth_port_ctrl->port_num, &win_param);
1506
1507 /* Set access parameters for DRAM bank 1 */
1508 win_param.win = ETH_WIN1; /* Use Ethernet window 1 */
1509 win_param.target = ETH_TARGET_DRAM; /* Window target - DDR */
1510 win_param.attributes = EBAR_ATTR_DRAM_CS1; /* Enable DRAM bank */
1511#ifndef CONFIG_NOT_COHERENT_CACHE
1512 win_param.attributes |= EBAR_ATTR_DRAM_CACHE_COHERENCY_WB;
1513#endif
1514 win_param.high_addr = 0;
1515 /* Get bank base */
1516 win_param.base_addr = mv_get_dram_bank_base_addr (BANK1);
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01001517 win_param.size = mv_get_dram_bank_size (BANK1); /* Get bank size */
Stefan Roese1eac2a72006-11-29 15:42:37 +01001518 if (win_param.size == 0)
1519 win_param.enable = 0;
1520 else
1521 win_param.enable = 1; /* Enable the access */
1522 win_param.access_ctrl = EWIN_ACCESS_FULL; /* Enable full access */
1523
1524 /* Set the access control for address window (EPAPR) READ & WRITE */
1525 eth_set_access_control (p_eth_port_ctrl->port_num, &win_param);
1526
1527 /* Set access parameters for DRAM bank 2 */
1528 win_param.win = ETH_WIN2; /* Use Ethernet window 2 */
1529 win_param.target = ETH_TARGET_DRAM; /* Window target - DDR */
1530 win_param.attributes = EBAR_ATTR_DRAM_CS2; /* Enable DRAM bank */
1531#ifndef CONFIG_NOT_COHERENT_CACHE
1532 win_param.attributes |= EBAR_ATTR_DRAM_CACHE_COHERENCY_WB;
1533#endif
1534 win_param.high_addr = 0;
1535 /* Get bank base */
1536 win_param.base_addr = mv_get_dram_bank_base_addr (BANK2);
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01001537 win_param.size = mv_get_dram_bank_size (BANK2); /* Get bank size */
Stefan Roese1eac2a72006-11-29 15:42:37 +01001538 if (win_param.size == 0)
1539 win_param.enable = 0;
1540 else
1541 win_param.enable = 1; /* Enable the access */
1542 win_param.access_ctrl = EWIN_ACCESS_FULL; /* Enable full access */
1543
1544 /* Set the access control for address window (EPAPR) READ & WRITE */
1545 eth_set_access_control (p_eth_port_ctrl->port_num, &win_param);
1546
1547 /* Set access parameters for DRAM bank 3 */
1548 win_param.win = ETH_WIN3; /* Use Ethernet window 3 */
1549 win_param.target = ETH_TARGET_DRAM; /* Window target - DDR */
1550 win_param.attributes = EBAR_ATTR_DRAM_CS3; /* Enable DRAM bank */
1551#ifndef CONFIG_NOT_COHERENT_CACHE
1552 win_param.attributes |= EBAR_ATTR_DRAM_CACHE_COHERENCY_WB;
1553#endif
1554 win_param.high_addr = 0;
1555 /* Get bank base */
1556 win_param.base_addr = mv_get_dram_bank_base_addr (BANK3);
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01001557 win_param.size = mv_get_dram_bank_size (BANK3); /* Get bank size */
Stefan Roese1eac2a72006-11-29 15:42:37 +01001558 if (win_param.size == 0)
1559 win_param.enable = 0;
1560 else
1561 win_param.enable = 1; /* Enable the access */
1562 win_param.access_ctrl = EWIN_ACCESS_FULL; /* Enable full access */
1563
1564 /* Set the access control for address window (EPAPR) READ & WRITE */
1565 eth_set_access_control (p_eth_port_ctrl->port_num, &win_param);
1566
1567 /* Set access parameters for Internal SRAM */
1568 win_param.win = ETH_WIN4; /* Use Ethernet window 0 */
1569 win_param.target = EBAR_TARGET_CBS; /* Target - Internal SRAM */
1570 win_param.attributes = EBAR_ATTR_CBS_SRAM | EBAR_ATTR_CBS_SRAM_BLOCK0;
1571 win_param.high_addr = 0;
1572 win_param.base_addr = mv_get_internal_sram_base (); /* Get base addr */
1573 win_param.size = MV64460_INTERNAL_SRAM_SIZE; /* Get bank size */
1574 win_param.enable = 1; /* Enable the access */
1575 win_param.access_ctrl = EWIN_ACCESS_FULL; /* Enable full access */
1576
1577 /* Set the access control for address window (EPAPR) READ & WRITE */
1578 eth_set_access_control (p_eth_port_ctrl->port_num, &win_param);
1579
1580 eth_port_init_mac_tables (p_eth_port_ctrl->port_num);
1581
1582 ethernet_phy_set (p_eth_port_ctrl->port_num,
1583 p_eth_port_ctrl->port_phy_addr);
1584
1585 return;
1586
1587}
1588
1589/*******************************************************************************
1590* eth_port_start - Start the Ethernet port activity.
1591*
1592* DESCRIPTION:
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01001593* This routine prepares the Ethernet port for Rx and Tx activity:
1594* 1. Initialize Tx and Rx Current Descriptor Pointer for each queue that
1595* has been initialized a descriptor's ring (using ether_init_tx_desc_ring
1596* for Tx and ether_init_rx_desc_ring for Rx)
1597* 2. Initialize and enable the Ethernet configuration port by writing to
1598* the port's configuration and command registers.
1599* 3. Initialize and enable the SDMA by writing to the SDMA's
Stefan Roese1eac2a72006-11-29 15:42:37 +01001600* configuration and command registers.
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01001601* After completing these steps, the ethernet port SDMA can starts to
1602* perform Rx and Tx activities.
Stefan Roese1eac2a72006-11-29 15:42:37 +01001603*
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01001604* Note: Each Rx and Tx queue descriptor's list must be initialized prior
1605* to calling this function (use ether_init_tx_desc_ring for Tx queues and
1606* ether_init_rx_desc_ring for Rx queues).
Stefan Roese1eac2a72006-11-29 15:42:37 +01001607*
1608* INPUT:
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01001609* ETH_PORT_INFO *p_eth_port_ctrl Ethernet port control struct
Stefan Roese1eac2a72006-11-29 15:42:37 +01001610*
1611* OUTPUT:
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01001612* Ethernet port is ready to receive and transmit.
Stefan Roese1eac2a72006-11-29 15:42:37 +01001613*
1614* RETURN:
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01001615* false if the port PHY is not up.
1616* true otherwise.
Stefan Roese1eac2a72006-11-29 15:42:37 +01001617*
1618*******************************************************************************/
1619static bool eth_port_start (ETH_PORT_INFO * p_eth_port_ctrl)
1620{
1621 int queue;
1622 volatile ETH_TX_DESC *p_tx_curr_desc;
1623 volatile ETH_RX_DESC *p_rx_curr_desc;
1624 unsigned int phy_reg_data;
1625 ETH_PORT eth_port_num = p_eth_port_ctrl->port_num;
1626
Stefan Roese1eac2a72006-11-29 15:42:37 +01001627 /* Assignment of Tx CTRP of given queue */
1628 for (queue = 0; queue < MAX_TX_QUEUE_NUM; queue++) {
1629 CURR_TFD_GET (p_tx_curr_desc, queue);
1630 MV_REG_WRITE ((MV64460_ETH_TX_CURRENT_QUEUE_DESC_PTR_0
1631 (eth_port_num)
1632 + (4 * queue)),
1633 ((unsigned int) p_tx_curr_desc));
1634
1635 }
1636
1637 /* Assignment of Rx CRDP of given queue */
1638 for (queue = 0; queue < MAX_RX_QUEUE_NUM; queue++) {
1639 CURR_RFD_GET (p_rx_curr_desc, queue);
1640 MV_REG_WRITE ((MV64460_ETH_RX_CURRENT_QUEUE_DESC_PTR_0
1641 (eth_port_num)
1642 + (4 * queue)),
1643 ((unsigned int) p_rx_curr_desc));
1644
1645 if (p_rx_curr_desc != NULL)
1646 /* Add the assigned Ethernet address to the port's address table */
1647 eth_port_uc_addr_set (p_eth_port_ctrl->port_num,
1648 p_eth_port_ctrl->port_mac_addr,
1649 queue);
1650 }
1651
1652 /* Assign port configuration and command. */
1653 MV_REG_WRITE (MV64460_ETH_PORT_CONFIG_REG (eth_port_num),
1654 p_eth_port_ctrl->port_config);
1655
1656 MV_REG_WRITE (MV64460_ETH_PORT_CONFIG_EXTEND_REG (eth_port_num),
1657 p_eth_port_ctrl->port_config_extend);
1658
1659 MV_REG_WRITE (MV64460_ETH_PORT_SERIAL_CONTROL_REG (eth_port_num),
1660 p_eth_port_ctrl->port_serial_control);
1661
1662 MV_SET_REG_BITS (MV64460_ETH_PORT_SERIAL_CONTROL_REG (eth_port_num),
1663 ETH_SERIAL_PORT_ENABLE);
1664
1665 /* Assign port SDMA configuration */
1666 MV_REG_WRITE (MV64460_ETH_SDMA_CONFIG_REG (eth_port_num),
1667 p_eth_port_ctrl->port_sdma_config);
1668
1669 MV_REG_WRITE (MV64460_ETH_TX_QUEUE_0_TOKEN_BUCKET_COUNT
1670 (eth_port_num), 0x3fffffff);
1671 MV_REG_WRITE (MV64460_ETH_TX_QUEUE_0_TOKEN_BUCKET_CONFIG
1672 (eth_port_num), 0x03fffcff);
1673 /* Turn off the port/queue bandwidth limitation */
1674 MV_REG_WRITE (MV64460_ETH_MAXIMUM_TRANSMIT_UNIT (eth_port_num), 0x0);
1675
1676 /* Enable port Rx. */
1677 MV_REG_WRITE (MV64460_ETH_RECEIVE_QUEUE_COMMAND_REG (eth_port_num),
1678 p_eth_port_ctrl->port_rx_queue_command);
1679
1680 /* Check if link is up */
1681 eth_port_read_smi_reg (eth_port_num, 1, &phy_reg_data);
1682
1683 if (!(phy_reg_data & 0x20))
1684 return false;
1685
1686 return true;
1687}
1688
1689/*******************************************************************************
1690* eth_port_uc_addr_set - This function Set the port Unicast address.
1691*
1692* DESCRIPTION:
1693* This function Set the port Ethernet MAC address.
1694*
1695* INPUT:
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01001696* ETH_PORT eth_port_num Port number.
1697* char * p_addr Address to be set
1698* ETH_QUEUE queue Rx queue number for this MAC address.
Stefan Roese1eac2a72006-11-29 15:42:37 +01001699*
1700* OUTPUT:
1701* Set MAC address low and high registers. also calls eth_port_uc_addr()
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01001702* To set the unicast table with the proper information.
Stefan Roese1eac2a72006-11-29 15:42:37 +01001703*
1704* RETURN:
1705* N/A.
1706*
1707*******************************************************************************/
1708static void eth_port_uc_addr_set (ETH_PORT eth_port_num,
1709 unsigned char *p_addr, ETH_QUEUE queue)
1710{
1711 unsigned int mac_h;
1712 unsigned int mac_l;
1713
1714 mac_l = (p_addr[4] << 8) | (p_addr[5]);
1715 mac_h = (p_addr[0] << 24) | (p_addr[1] << 16) |
1716 (p_addr[2] << 8) | (p_addr[3] << 0);
1717
1718 MV_REG_WRITE (MV64460_ETH_MAC_ADDR_LOW (eth_port_num), mac_l);
1719 MV_REG_WRITE (MV64460_ETH_MAC_ADDR_HIGH (eth_port_num), mac_h);
1720
1721 /* Accept frames of this address */
1722 eth_port_uc_addr (eth_port_num, p_addr[5], queue, ACCEPT_MAC_ADDR);
1723
1724 return;
1725}
1726
1727/*******************************************************************************
1728* eth_port_uc_addr - This function Set the port unicast address table
1729*
1730* DESCRIPTION:
1731* This function locates the proper entry in the Unicast table for the
1732* specified MAC nibble and sets its properties according to function
1733* parameters.
1734*
1735* INPUT:
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01001736* ETH_PORT eth_port_num Port number.
Stefan Roese1eac2a72006-11-29 15:42:37 +01001737* unsigned char uc_nibble Unicast MAC Address last nibble.
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01001738* ETH_QUEUE queue Rx queue number for this MAC address.
1739* int option 0 = Add, 1 = remove address.
Stefan Roese1eac2a72006-11-29 15:42:37 +01001740*
1741* OUTPUT:
1742* This function add/removes MAC addresses from the port unicast address
1743* table.
1744*
1745* RETURN:
1746* true is output succeeded.
1747* false if option parameter is invalid.
1748*
1749*******************************************************************************/
1750static bool eth_port_uc_addr (ETH_PORT eth_port_num,
1751 unsigned char uc_nibble,
1752 ETH_QUEUE queue, int option)
1753{
1754 unsigned int unicast_reg;
1755 unsigned int tbl_offset;
1756 unsigned int reg_offset;
1757
1758 /* Locate the Unicast table entry */
1759 uc_nibble = (0xf & uc_nibble);
1760 tbl_offset = (uc_nibble / 4) * 4; /* Register offset from unicast table base */
1761 reg_offset = uc_nibble % 4; /* Entry offset within the above register */
1762
1763 switch (option) {
1764 case REJECT_MAC_ADDR:
1765 /* Clear accepts frame bit at specified unicast DA table entry */
1766 unicast_reg =
1767 MV_REG_READ ((MV64460_ETH_DA_FILTER_UNICAST_TABLE_BASE
1768 (eth_port_num)
1769 + tbl_offset));
1770
1771 unicast_reg &= (0x0E << (8 * reg_offset));
1772
1773 MV_REG_WRITE ((MV64460_ETH_DA_FILTER_UNICAST_TABLE_BASE
1774 (eth_port_num)
1775 + tbl_offset), unicast_reg);
1776 break;
1777
1778 case ACCEPT_MAC_ADDR:
1779 /* Set accepts frame bit at unicast DA filter table entry */
1780 unicast_reg =
1781 MV_REG_READ ((MV64460_ETH_DA_FILTER_UNICAST_TABLE_BASE
1782 (eth_port_num)
1783 + tbl_offset));
1784
1785 unicast_reg |= ((0x01 | queue) << (8 * reg_offset));
1786
1787 MV_REG_WRITE ((MV64460_ETH_DA_FILTER_UNICAST_TABLE_BASE
1788 (eth_port_num)
1789 + tbl_offset), unicast_reg);
1790
1791 break;
1792
1793 default:
1794 return false;
1795 }
1796 return true;
1797}
1798
1799#if 0 /* FIXME */
1800/*******************************************************************************
1801* eth_port_mc_addr - Multicast address settings.
1802*
1803* DESCRIPTION:
1804* This API controls the MV device MAC multicast support.
1805* The MV device supports multicast using two tables:
1806* 1) Special Multicast Table for MAC addresses of the form
1807* 0x01-00-5E-00-00-XX (where XX is between 0x00 and 0x_fF).
1808* The MAC DA[7:0] bits are used as a pointer to the Special Multicast
1809* Table entries in the DA-Filter table.
1810* In this case, the function calls eth_port_smc_addr() routine to set the
1811* Special Multicast Table.
1812* 2) Other Multicast Table for multicast of another type. A CRC-8bit
1813* is used as an index to the Other Multicast Table entries in the
1814* DA-Filter table.
1815* In this case, the function calculates the CRC-8bit value and calls
1816* eth_port_omc_addr() routine to set the Other Multicast Table.
1817* INPUT:
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01001818* ETH_PORT eth_port_num Port number.
1819* unsigned char *p_addr Unicast MAC Address.
1820* ETH_QUEUE queue Rx queue number for this MAC address.
1821* int option 0 = Add, 1 = remove address.
Stefan Roese1eac2a72006-11-29 15:42:37 +01001822*
1823* OUTPUT:
1824* See description.
1825*
1826* RETURN:
1827* true is output succeeded.
1828* false if add_address_table_entry( ) failed.
1829*
1830*******************************************************************************/
1831static void eth_port_mc_addr (ETH_PORT eth_port_num,
1832 unsigned char *p_addr,
1833 ETH_QUEUE queue, int option)
1834{
1835 unsigned int mac_h;
1836 unsigned int mac_l;
1837 unsigned char crc_result = 0;
1838 int mac_array[48];
1839 int crc[8];
1840 int i;
1841
Stefan Roese1eac2a72006-11-29 15:42:37 +01001842 if ((p_addr[0] == 0x01) &&
1843 (p_addr[1] == 0x00) &&
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01001844 (p_addr[2] == 0x5E) && (p_addr[3] == 0x00) && (p_addr[4] == 0x00)) {
Stefan Roese1eac2a72006-11-29 15:42:37 +01001845
1846 eth_port_smc_addr (eth_port_num, p_addr[5], queue, option);
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01001847 } else {
Stefan Roese1eac2a72006-11-29 15:42:37 +01001848 /* Calculate CRC-8 out of the given address */
1849 mac_h = (p_addr[0] << 8) | (p_addr[1]);
1850 mac_l = (p_addr[2] << 24) | (p_addr[3] << 16) |
1851 (p_addr[4] << 8) | (p_addr[5] << 0);
1852
1853 for (i = 0; i < 32; i++)
1854 mac_array[i] = (mac_l >> i) & 0x1;
1855 for (i = 32; i < 48; i++)
1856 mac_array[i] = (mac_h >> (i - 32)) & 0x1;
1857
Stefan Roese1eac2a72006-11-29 15:42:37 +01001858 crc[0] = mac_array[45] ^ mac_array[43] ^ mac_array[40] ^
1859 mac_array[39] ^ mac_array[35] ^ mac_array[34] ^
1860 mac_array[31] ^ mac_array[30] ^ mac_array[28] ^
1861 mac_array[23] ^ mac_array[21] ^ mac_array[19] ^
1862 mac_array[18] ^ mac_array[16] ^ mac_array[14] ^
1863 mac_array[12] ^ mac_array[8] ^ mac_array[7] ^
1864 mac_array[6] ^ mac_array[0];
1865
1866 crc[1] = mac_array[46] ^ mac_array[45] ^ mac_array[44] ^
1867 mac_array[43] ^ mac_array[41] ^ mac_array[39] ^
1868 mac_array[36] ^ mac_array[34] ^ mac_array[32] ^
1869 mac_array[30] ^ mac_array[29] ^ mac_array[28] ^
1870 mac_array[24] ^ mac_array[23] ^ mac_array[22] ^
1871 mac_array[21] ^ mac_array[20] ^ mac_array[18] ^
1872 mac_array[17] ^ mac_array[16] ^ mac_array[15] ^
1873 mac_array[14] ^ mac_array[13] ^ mac_array[12] ^
1874 mac_array[9] ^ mac_array[6] ^ mac_array[1] ^
1875 mac_array[0];
1876
1877 crc[2] = mac_array[47] ^ mac_array[46] ^ mac_array[44] ^
1878 mac_array[43] ^ mac_array[42] ^ mac_array[39] ^
1879 mac_array[37] ^ mac_array[34] ^ mac_array[33] ^
1880 mac_array[29] ^ mac_array[28] ^ mac_array[25] ^
1881 mac_array[24] ^ mac_array[22] ^ mac_array[17] ^
1882 mac_array[15] ^ mac_array[13] ^ mac_array[12] ^
1883 mac_array[10] ^ mac_array[8] ^ mac_array[6] ^
1884 mac_array[2] ^ mac_array[1] ^ mac_array[0];
1885
1886 crc[3] = mac_array[47] ^ mac_array[45] ^ mac_array[44] ^
1887 mac_array[43] ^ mac_array[40] ^ mac_array[38] ^
1888 mac_array[35] ^ mac_array[34] ^ mac_array[30] ^
1889 mac_array[29] ^ mac_array[26] ^ mac_array[25] ^
1890 mac_array[23] ^ mac_array[18] ^ mac_array[16] ^
1891 mac_array[14] ^ mac_array[13] ^ mac_array[11] ^
1892 mac_array[9] ^ mac_array[7] ^ mac_array[3] ^
1893 mac_array[2] ^ mac_array[1];
1894
1895 crc[4] = mac_array[46] ^ mac_array[45] ^ mac_array[44] ^
1896 mac_array[41] ^ mac_array[39] ^ mac_array[36] ^
1897 mac_array[35] ^ mac_array[31] ^ mac_array[30] ^
1898 mac_array[27] ^ mac_array[26] ^ mac_array[24] ^
1899 mac_array[19] ^ mac_array[17] ^ mac_array[15] ^
1900 mac_array[14] ^ mac_array[12] ^ mac_array[10] ^
1901 mac_array[8] ^ mac_array[4] ^ mac_array[3] ^
1902 mac_array[2];
1903
1904 crc[5] = mac_array[47] ^ mac_array[46] ^ mac_array[45] ^
1905 mac_array[42] ^ mac_array[40] ^ mac_array[37] ^
1906 mac_array[36] ^ mac_array[32] ^ mac_array[31] ^
1907 mac_array[28] ^ mac_array[27] ^ mac_array[25] ^
1908 mac_array[20] ^ mac_array[18] ^ mac_array[16] ^
1909 mac_array[15] ^ mac_array[13] ^ mac_array[11] ^
1910 mac_array[9] ^ mac_array[5] ^ mac_array[4] ^
1911 mac_array[3];
1912
1913 crc[6] = mac_array[47] ^ mac_array[46] ^ mac_array[43] ^
1914 mac_array[41] ^ mac_array[38] ^ mac_array[37] ^
1915 mac_array[33] ^ mac_array[32] ^ mac_array[29] ^
1916 mac_array[28] ^ mac_array[26] ^ mac_array[21] ^
1917 mac_array[19] ^ mac_array[17] ^ mac_array[16] ^
1918 mac_array[14] ^ mac_array[12] ^ mac_array[10] ^
1919 mac_array[6] ^ mac_array[5] ^ mac_array[4];
1920
1921 crc[7] = mac_array[47] ^ mac_array[44] ^ mac_array[42] ^
1922 mac_array[39] ^ mac_array[38] ^ mac_array[34] ^
1923 mac_array[33] ^ mac_array[30] ^ mac_array[29] ^
1924 mac_array[27] ^ mac_array[22] ^ mac_array[20] ^
1925 mac_array[18] ^ mac_array[17] ^ mac_array[15] ^
1926 mac_array[13] ^ mac_array[11] ^ mac_array[7] ^
1927 mac_array[6] ^ mac_array[5];
1928
1929 for (i = 0; i < 8; i++)
1930 crc_result = crc_result | (crc[i] << i);
1931
1932 eth_port_omc_addr (eth_port_num, crc_result, queue, option);
1933 }
1934 return;
1935}
1936
1937/*******************************************************************************
1938* eth_port_smc_addr - Special Multicast address settings.
1939*
1940* DESCRIPTION:
1941* This routine controls the MV device special MAC multicast support.
1942* The Special Multicast Table for MAC addresses supports MAC of the form
1943* 0x01-00-5E-00-00-XX (where XX is between 0x00 and 0x_fF).
1944* The MAC DA[7:0] bits are used as a pointer to the Special Multicast
1945* Table entries in the DA-Filter table.
1946* This function set the Special Multicast Table appropriate entry
1947* according to the argument given.
1948*
1949* INPUT:
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01001950* ETH_PORT eth_port_num Port number.
1951* unsigned char mc_byte Multicast addr last byte (MAC DA[7:0] bits).
1952* ETH_QUEUE queue Rx queue number for this MAC address.
1953* int option 0 = Add, 1 = remove address.
Stefan Roese1eac2a72006-11-29 15:42:37 +01001954*
1955* OUTPUT:
1956* See description.
1957*
1958* RETURN:
1959* true is output succeeded.
1960* false if option parameter is invalid.
1961*
1962*******************************************************************************/
1963static bool eth_port_smc_addr (ETH_PORT eth_port_num,
1964 unsigned char mc_byte,
1965 ETH_QUEUE queue, int option)
1966{
1967 unsigned int smc_table_reg;
1968 unsigned int tbl_offset;
1969 unsigned int reg_offset;
1970
1971 /* Locate the SMC table entry */
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01001972 tbl_offset = (mc_byte / 4) * 4; /* Register offset from SMC table base */
Stefan Roese1eac2a72006-11-29 15:42:37 +01001973 reg_offset = mc_byte % 4; /* Entry offset within the above register */
1974 queue &= 0x7;
1975
1976 switch (option) {
1977 case REJECT_MAC_ADDR:
1978 /* Clear accepts frame bit at specified Special DA table entry */
1979 smc_table_reg =
1980 MV_REG_READ ((MV64460_ETH_DA_FILTER_SPECIAL_MULTICAST_TABLE_BASE (eth_port_num) + tbl_offset));
1981 smc_table_reg &= (0x0E << (8 * reg_offset));
1982
1983 MV_REG_WRITE ((MV64460_ETH_DA_FILTER_SPECIAL_MULTICAST_TABLE_BASE (eth_port_num) + tbl_offset), smc_table_reg);
1984 break;
1985
1986 case ACCEPT_MAC_ADDR:
1987 /* Set accepts frame bit at specified Special DA table entry */
1988 smc_table_reg =
1989 MV_REG_READ ((MV64460_ETH_DA_FILTER_SPECIAL_MULTICAST_TABLE_BASE (eth_port_num) + tbl_offset));
1990 smc_table_reg |= ((0x01 | queue) << (8 * reg_offset));
1991
1992 MV_REG_WRITE ((MV64460_ETH_DA_FILTER_SPECIAL_MULTICAST_TABLE_BASE (eth_port_num) + tbl_offset), smc_table_reg);
1993 break;
1994
1995 default:
1996 return false;
1997 }
1998 return true;
1999}
2000
2001/*******************************************************************************
2002* eth_port_omc_addr - Multicast address settings.
2003*
2004* DESCRIPTION:
2005* This routine controls the MV device Other MAC multicast support.
2006* The Other Multicast Table is used for multicast of another type.
2007* A CRC-8bit is used as an index to the Other Multicast Table entries
2008* in the DA-Filter table.
2009* The function gets the CRC-8bit value from the calling routine and
2010* set the Other Multicast Table appropriate entry according to the
2011* CRC-8 argument given.
2012*
2013* INPUT:
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01002014* ETH_PORT eth_port_num Port number.
2015* unsigned char crc8 A CRC-8bit (Polynomial: x^8+x^2+x^1+1).
2016* ETH_QUEUE queue Rx queue number for this MAC address.
2017* int option 0 = Add, 1 = remove address.
Stefan Roese1eac2a72006-11-29 15:42:37 +01002018*
2019* OUTPUT:
2020* See description.
2021*
2022* RETURN:
2023* true is output succeeded.
2024* false if option parameter is invalid.
2025*
2026*******************************************************************************/
2027static bool eth_port_omc_addr (ETH_PORT eth_port_num,
2028 unsigned char crc8,
2029 ETH_QUEUE queue, int option)
2030{
2031 unsigned int omc_table_reg;
2032 unsigned int tbl_offset;
2033 unsigned int reg_offset;
2034
2035 /* Locate the OMC table entry */
2036 tbl_offset = (crc8 / 4) * 4; /* Register offset from OMC table base */
2037 reg_offset = crc8 % 4; /* Entry offset within the above register */
2038 queue &= 0x7;
2039
2040 switch (option) {
2041 case REJECT_MAC_ADDR:
2042 /* Clear accepts frame bit at specified Other DA table entry */
2043 omc_table_reg =
2044 MV_REG_READ ((MV64460_ETH_DA_FILTER_OTHER_MULTICAST_TABLE_BASE (eth_port_num) + tbl_offset));
2045 omc_table_reg &= (0x0E << (8 * reg_offset));
2046
2047 MV_REG_WRITE ((MV64460_ETH_DA_FILTER_OTHER_MULTICAST_TABLE_BASE (eth_port_num) + tbl_offset), omc_table_reg);
2048 break;
2049
2050 case ACCEPT_MAC_ADDR:
2051 /* Set accepts frame bit at specified Other DA table entry */
2052 omc_table_reg =
2053 MV_REG_READ ((MV64460_ETH_DA_FILTER_OTHER_MULTICAST_TABLE_BASE (eth_port_num) + tbl_offset));
2054 omc_table_reg |= ((0x01 | queue) << (8 * reg_offset));
2055
2056 MV_REG_WRITE ((MV64460_ETH_DA_FILTER_OTHER_MULTICAST_TABLE_BASE (eth_port_num) + tbl_offset), omc_table_reg);
2057 break;
2058
2059 default:
2060 return false;
2061 }
2062 return true;
2063}
2064#endif
2065
2066/*******************************************************************************
2067* eth_port_init_mac_tables - Clear all entrance in the UC, SMC and OMC tables
2068*
2069* DESCRIPTION:
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01002070* Go through all the DA filter tables (Unicast, Special Multicast & Other
2071* Multicast) and set each entry to 0.
Stefan Roese1eac2a72006-11-29 15:42:37 +01002072*
2073* INPUT:
2074* ETH_PORT eth_port_num Ethernet Port number. See ETH_PORT enum.
2075*
2076* OUTPUT:
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01002077* Multicast and Unicast packets are rejected.
Stefan Roese1eac2a72006-11-29 15:42:37 +01002078*
2079* RETURN:
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01002080* None.
Stefan Roese1eac2a72006-11-29 15:42:37 +01002081*
2082*******************************************************************************/
2083static void eth_port_init_mac_tables (ETH_PORT eth_port_num)
2084{
2085 int table_index;
2086
2087 /* Clear DA filter unicast table (Ex_dFUT) */
2088 for (table_index = 0; table_index <= 0xC; table_index += 4)
2089 MV_REG_WRITE ((MV64460_ETH_DA_FILTER_UNICAST_TABLE_BASE
2090 (eth_port_num) + table_index), 0);
2091
2092 for (table_index = 0; table_index <= 0xFC; table_index += 4) {
2093 /* Clear DA filter special multicast table (Ex_dFSMT) */
2094 MV_REG_WRITE ((MV64460_ETH_DA_FILTER_SPECIAL_MULTICAST_TABLE_BASE (eth_port_num) + table_index), 0);
2095 /* Clear DA filter other multicast table (Ex_dFOMT) */
2096 MV_REG_WRITE ((MV64460_ETH_DA_FILTER_OTHER_MULTICAST_TABLE_BASE (eth_port_num) + table_index), 0);
2097 }
2098}
2099
2100/*******************************************************************************
2101* eth_clear_mib_counters - Clear all MIB counters
2102*
2103* DESCRIPTION:
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01002104* This function clears all MIB counters of a specific ethernet port.
2105* A read from the MIB counter will reset the counter.
Stefan Roese1eac2a72006-11-29 15:42:37 +01002106*
2107* INPUT:
2108* ETH_PORT eth_port_num Ethernet Port number. See ETH_PORT enum.
2109*
2110* OUTPUT:
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01002111* After reading all MIB counters, the counters resets.
Stefan Roese1eac2a72006-11-29 15:42:37 +01002112*
2113* RETURN:
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01002114* MIB counter value.
Stefan Roese1eac2a72006-11-29 15:42:37 +01002115*
2116*******************************************************************************/
2117static void eth_clear_mib_counters (ETH_PORT eth_port_num)
2118{
2119 int i;
Stefan Roese1eac2a72006-11-29 15:42:37 +01002120
2121 /* Perform dummy reads from MIB counters */
2122 for (i = ETH_MIB_GOOD_OCTETS_RECEIVED_LOW; i < ETH_MIB_LATE_COLLISION;
Wolfgang Denkec98a9b2011-10-29 09:38:21 +00002123 i += 4) {
2124 (void)MV_REG_READ ((MV64460_ETH_MIB_COUNTERS_BASE
Stefan Roese1eac2a72006-11-29 15:42:37 +01002125 (eth_port_num) + i));
Wolfgang Denkec98a9b2011-10-29 09:38:21 +00002126 }
Stefan Roese1eac2a72006-11-29 15:42:37 +01002127
2128 return;
2129}
2130
2131/*******************************************************************************
2132* eth_read_mib_counter - Read a MIB counter
2133*
2134* DESCRIPTION:
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01002135* This function reads a MIB counter of a specific ethernet port.
2136* NOTE - If read from ETH_MIB_GOOD_OCTETS_RECEIVED_LOW, then the
2137* following read must be from ETH_MIB_GOOD_OCTETS_RECEIVED_HIGH
2138* register. The same applies for ETH_MIB_GOOD_OCTETS_SENT_LOW and
2139* ETH_MIB_GOOD_OCTETS_SENT_HIGH
Stefan Roese1eac2a72006-11-29 15:42:37 +01002140*
2141* INPUT:
2142* ETH_PORT eth_port_num Ethernet Port number. See ETH_PORT enum.
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01002143* unsigned int mib_offset MIB counter offset (use ETH_MIB_... macros).
Stefan Roese1eac2a72006-11-29 15:42:37 +01002144*
2145* OUTPUT:
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01002146* After reading the MIB counter, the counter resets.
Stefan Roese1eac2a72006-11-29 15:42:37 +01002147*
2148* RETURN:
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01002149* MIB counter value.
Stefan Roese1eac2a72006-11-29 15:42:37 +01002150*
2151*******************************************************************************/
2152unsigned int eth_read_mib_counter (ETH_PORT eth_port_num,
2153 unsigned int mib_offset)
2154{
2155 return (MV_REG_READ (MV64460_ETH_MIB_COUNTERS_BASE (eth_port_num)
2156 + mib_offset));
2157}
2158
2159/*******************************************************************************
2160* ethernet_phy_set - Set the ethernet port PHY address.
2161*
2162* DESCRIPTION:
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01002163* This routine set the ethernet port PHY address according to given
2164* parameter.
Stefan Roese1eac2a72006-11-29 15:42:37 +01002165*
2166* INPUT:
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01002167* ETH_PORT eth_port_num Ethernet Port number. See ETH_PORT enum.
Stefan Roese1eac2a72006-11-29 15:42:37 +01002168*
2169* OUTPUT:
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01002170* Set PHY Address Register with given PHY address parameter.
Stefan Roese1eac2a72006-11-29 15:42:37 +01002171*
2172* RETURN:
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01002173* None.
Stefan Roese1eac2a72006-11-29 15:42:37 +01002174*
2175*******************************************************************************/
2176static void ethernet_phy_set (ETH_PORT eth_port_num, int phy_addr)
2177{
2178 unsigned int reg_data;
2179
2180 reg_data = MV_REG_READ (MV64460_ETH_PHY_ADDR_REG);
2181
2182 reg_data &= ~(0x1F << (5 * eth_port_num));
2183 reg_data |= (phy_addr << (5 * eth_port_num));
2184
2185 MV_REG_WRITE (MV64460_ETH_PHY_ADDR_REG, reg_data);
2186
2187 return;
2188}
2189
2190/*******************************************************************************
2191 * ethernet_phy_get - Get the ethernet port PHY address.
2192 *
2193 * DESCRIPTION:
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01002194 * This routine returns the given ethernet port PHY address.
Stefan Roese1eac2a72006-11-29 15:42:37 +01002195 *
2196 * INPUT:
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01002197 * ETH_PORT eth_port_num Ethernet Port number. See ETH_PORT enum.
Stefan Roese1eac2a72006-11-29 15:42:37 +01002198 *
2199 * OUTPUT:
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01002200 * None.
Stefan Roese1eac2a72006-11-29 15:42:37 +01002201 *
2202 * RETURN:
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01002203 * PHY address.
Stefan Roese1eac2a72006-11-29 15:42:37 +01002204 *
2205 *******************************************************************************/
2206static int ethernet_phy_get (ETH_PORT eth_port_num)
2207{
2208 unsigned int reg_data;
2209
2210 reg_data = MV_REG_READ (MV64460_ETH_PHY_ADDR_REG);
2211
2212 return ((reg_data >> (5 * eth_port_num)) & 0x1f);
2213}
2214
2215/***********************************************************/
2216/* (Re)start autonegotiation */
2217/***********************************************************/
2218int phy_setup_aneg (char *devname, unsigned char addr)
2219{
2220 unsigned short ctl, adv;
2221
2222 /* Setup standard advertise */
Mike Frysinger8ef583a2010-12-23 15:40:12 -05002223 miiphy_read (devname, addr, MII_ADVERTISE, &adv);
2224 adv |= (LPA_LPACK | LPA_RFAULT | LPA_100BASE4 |
2225 LPA_100FULL | LPA_100HALF | LPA_10FULL |
2226 LPA_10HALF);
2227 miiphy_write (devname, addr, MII_ADVERTISE, adv);
Stefan Roese1eac2a72006-11-29 15:42:37 +01002228
Mike Frysinger8ef583a2010-12-23 15:40:12 -05002229 miiphy_read (devname, addr, MII_CTRL1000, &adv);
Stefan Roese1eac2a72006-11-29 15:42:37 +01002230 adv |= (0x0300);
Mike Frysinger8ef583a2010-12-23 15:40:12 -05002231 miiphy_write (devname, addr, MII_CTRL1000, adv);
Stefan Roese1eac2a72006-11-29 15:42:37 +01002232
2233 /* Start/Restart aneg */
Mike Frysinger8ef583a2010-12-23 15:40:12 -05002234 miiphy_read (devname, addr, MII_BMCR, &ctl);
2235 ctl |= (BMCR_ANENABLE | BMCR_ANRESTART);
2236 miiphy_write (devname, addr, MII_BMCR, ctl);
Stefan Roese1eac2a72006-11-29 15:42:37 +01002237
2238 return 0;
2239}
2240
2241/*******************************************************************************
2242 * ethernet_phy_reset - Reset Ethernet port PHY.
2243 *
2244 * DESCRIPTION:
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01002245 * This routine utilize the SMI interface to reset the ethernet port PHY.
2246 * The routine waits until the link is up again or link up is timeout.
Stefan Roese1eac2a72006-11-29 15:42:37 +01002247 *
2248 * INPUT:
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01002249 * ETH_PORT eth_port_num Ethernet Port number. See ETH_PORT enum.
Stefan Roese1eac2a72006-11-29 15:42:37 +01002250 *
2251 * OUTPUT:
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01002252 * The ethernet port PHY renew its link.
Stefan Roese1eac2a72006-11-29 15:42:37 +01002253 *
2254 * RETURN:
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01002255 * None.
Stefan Roese1eac2a72006-11-29 15:42:37 +01002256 *
2257 *******************************************************************************/
2258static bool ethernet_phy_reset (ETH_PORT eth_port_num)
2259{
2260 unsigned int time_out = 50;
2261 unsigned int phy_reg_data;
2262
2263 eth_port_read_smi_reg (eth_port_num, 20, &phy_reg_data);
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01002264 phy_reg_data |= 0x0083; /* Set bit 7 to 1 for different RGMII timing */
Stefan Roese1eac2a72006-11-29 15:42:37 +01002265 eth_port_write_smi_reg (eth_port_num, 20, phy_reg_data);
2266
2267 /* Reset the PHY */
2268 eth_port_read_smi_reg (eth_port_num, 0, &phy_reg_data);
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01002269 phy_reg_data |= 0x8000; /* Set bit 15 to reset the PHY */
Stefan Roese1eac2a72006-11-29 15:42:37 +01002270 eth_port_write_smi_reg (eth_port_num, 0, phy_reg_data);
2271
2272 /* Poll on the PHY LINK */
2273 do {
2274 eth_port_read_smi_reg (eth_port_num, 1, &phy_reg_data);
2275
2276 if (time_out-- == 0)
2277 return false;
2278 }
2279 while (!(phy_reg_data & 0x20));
2280
2281 return true;
2282}
2283
2284/*******************************************************************************
2285 * eth_port_reset - Reset Ethernet port
2286 *
2287 * DESCRIPTION:
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01002288 * This routine resets the chip by aborting any SDMA engine activity and
2289 * clearing the MIB counters. The Receiver and the Transmit unit are in
2290 * idle state after this command is performed and the port is disabled.
Stefan Roese1eac2a72006-11-29 15:42:37 +01002291 *
2292 * INPUT:
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01002293 * ETH_PORT eth_port_num Ethernet Port number. See ETH_PORT enum.
Stefan Roese1eac2a72006-11-29 15:42:37 +01002294 *
2295 * OUTPUT:
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01002296 * Channel activity is halted.
Stefan Roese1eac2a72006-11-29 15:42:37 +01002297 *
2298 * RETURN:
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01002299 * None.
Stefan Roese1eac2a72006-11-29 15:42:37 +01002300 *
2301 *******************************************************************************/
2302static void eth_port_reset (ETH_PORT eth_port_num)
2303{
2304 unsigned int reg_data;
2305
2306 /* Stop Tx port activity. Check port Tx activity. */
2307 reg_data =
2308 MV_REG_READ (MV64460_ETH_TRANSMIT_QUEUE_COMMAND_REG
2309 (eth_port_num));
2310
2311 if (reg_data & 0xFF) {
2312 /* Issue stop command for active channels only */
2313 MV_REG_WRITE (MV64460_ETH_TRANSMIT_QUEUE_COMMAND_REG
2314 (eth_port_num), (reg_data << 8));
2315
2316 /* Wait for all Tx activity to terminate. */
2317 do {
2318 /* Check port cause register that all Tx queues are stopped */
2319 reg_data =
2320 MV_REG_READ
2321 (MV64460_ETH_TRANSMIT_QUEUE_COMMAND_REG
2322 (eth_port_num));
2323 }
2324 while (reg_data & 0xFF);
2325 }
2326
2327 /* Stop Rx port activity. Check port Rx activity. */
2328 reg_data =
2329 MV_REG_READ (MV64460_ETH_RECEIVE_QUEUE_COMMAND_REG
2330 (eth_port_num));
2331
2332 if (reg_data & 0xFF) {
2333 /* Issue stop command for active channels only */
2334 MV_REG_WRITE (MV64460_ETH_RECEIVE_QUEUE_COMMAND_REG
2335 (eth_port_num), (reg_data << 8));
2336
2337 /* Wait for all Rx activity to terminate. */
2338 do {
2339 /* Check port cause register that all Rx queues are stopped */
2340 reg_data =
2341 MV_REG_READ
2342 (MV64460_ETH_RECEIVE_QUEUE_COMMAND_REG
2343 (eth_port_num));
2344 }
2345 while (reg_data & 0xFF);
2346 }
2347
2348 /* Clear all MIB counters */
2349 eth_clear_mib_counters (eth_port_num);
2350
2351 /* Reset the Enable bit in the Configuration Register */
2352 reg_data =
2353 MV_REG_READ (MV64460_ETH_PORT_SERIAL_CONTROL_REG
2354 (eth_port_num));
2355 reg_data &= ~ETH_SERIAL_PORT_ENABLE;
2356 MV_REG_WRITE (MV64460_ETH_PORT_SERIAL_CONTROL_REG (eth_port_num),
2357 reg_data);
2358
2359 return;
2360}
2361
2362#if 0 /* Not needed here */
2363/*******************************************************************************
2364 * ethernet_set_config_reg - Set specified bits in configuration register.
2365 *
2366 * DESCRIPTION:
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01002367 * This function sets specified bits in the given ethernet
2368 * configuration register.
Stefan Roese1eac2a72006-11-29 15:42:37 +01002369 *
2370 * INPUT:
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01002371 * ETH_PORT eth_port_num Ethernet Port number. See ETH_PORT enum.
2372 * unsigned int value 32 bit value.
Stefan Roese1eac2a72006-11-29 15:42:37 +01002373 *
2374 * OUTPUT:
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01002375 * The set bits in the value parameter are set in the configuration
2376 * register.
Stefan Roese1eac2a72006-11-29 15:42:37 +01002377 *
2378 * RETURN:
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01002379 * None.
Stefan Roese1eac2a72006-11-29 15:42:37 +01002380 *
2381 *******************************************************************************/
2382static void ethernet_set_config_reg (ETH_PORT eth_port_num,
2383 unsigned int value)
2384{
2385 unsigned int eth_config_reg;
2386
2387 eth_config_reg =
2388 MV_REG_READ (MV64460_ETH_PORT_CONFIG_REG (eth_port_num));
2389 eth_config_reg |= value;
2390 MV_REG_WRITE (MV64460_ETH_PORT_CONFIG_REG (eth_port_num),
2391 eth_config_reg);
2392
2393 return;
2394}
2395#endif
2396
2397#if 0 /* FIXME */
2398/*******************************************************************************
2399 * ethernet_reset_config_reg - Reset specified bits in configuration register.
2400 *
2401 * DESCRIPTION:
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01002402 * This function resets specified bits in the given Ethernet
2403 * configuration register.
Stefan Roese1eac2a72006-11-29 15:42:37 +01002404 *
2405 * INPUT:
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01002406 * ETH_PORT eth_port_num Ethernet Port number. See ETH_PORT enum.
2407 * unsigned int value 32 bit value.
Stefan Roese1eac2a72006-11-29 15:42:37 +01002408 *
2409 * OUTPUT:
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01002410 * The set bits in the value parameter are reset in the configuration
2411 * register.
Stefan Roese1eac2a72006-11-29 15:42:37 +01002412 *
2413 * RETURN:
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01002414 * None.
Stefan Roese1eac2a72006-11-29 15:42:37 +01002415 *
2416 *******************************************************************************/
2417static void ethernet_reset_config_reg (ETH_PORT eth_port_num,
2418 unsigned int value)
2419{
2420 unsigned int eth_config_reg;
2421
2422 eth_config_reg = MV_REG_READ (MV64460_ETH_PORT_CONFIG_EXTEND_REG
2423 (eth_port_num));
2424 eth_config_reg &= ~value;
2425 MV_REG_WRITE (MV64460_ETH_PORT_CONFIG_EXTEND_REG (eth_port_num),
2426 eth_config_reg);
2427
2428 return;
2429}
2430#endif
2431
2432#if 0 /* Not needed here */
2433/*******************************************************************************
2434 * ethernet_get_config_reg - Get the port configuration register
2435 *
2436 * DESCRIPTION:
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01002437 * This function returns the configuration register value of the given
2438 * ethernet port.
Stefan Roese1eac2a72006-11-29 15:42:37 +01002439 *
2440 * INPUT:
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01002441 * ETH_PORT eth_port_num Ethernet Port number. See ETH_PORT enum.
Stefan Roese1eac2a72006-11-29 15:42:37 +01002442 *
2443 * OUTPUT:
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01002444 * None.
Stefan Roese1eac2a72006-11-29 15:42:37 +01002445 *
2446 * RETURN:
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01002447 * Port configuration register value.
Stefan Roese1eac2a72006-11-29 15:42:37 +01002448 *
2449 *******************************************************************************/
2450static unsigned int ethernet_get_config_reg (ETH_PORT eth_port_num)
2451{
2452 unsigned int eth_config_reg;
2453
2454 eth_config_reg = MV_REG_READ (MV64460_ETH_PORT_CONFIG_EXTEND_REG
2455 (eth_port_num));
2456 return eth_config_reg;
2457}
2458
2459#endif
2460
2461/*******************************************************************************
2462 * eth_port_read_smi_reg - Read PHY registers
2463 *
2464 * DESCRIPTION:
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01002465 * This routine utilize the SMI interface to interact with the PHY in
2466 * order to perform PHY register read.
Stefan Roese1eac2a72006-11-29 15:42:37 +01002467 *
2468 * INPUT:
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01002469 * ETH_PORT eth_port_num Ethernet Port number. See ETH_PORT enum.
2470 * unsigned int phy_reg PHY register address offset.
2471 * unsigned int *value Register value buffer.
Stefan Roese1eac2a72006-11-29 15:42:37 +01002472 *
2473 * OUTPUT:
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01002474 * Write the value of a specified PHY register into given buffer.
Stefan Roese1eac2a72006-11-29 15:42:37 +01002475 *
2476 * RETURN:
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01002477 * false if the PHY is busy or read data is not in valid state.
2478 * true otherwise.
Stefan Roese1eac2a72006-11-29 15:42:37 +01002479 *
2480 *******************************************************************************/
2481static bool eth_port_read_smi_reg (ETH_PORT eth_port_num,
2482 unsigned int phy_reg, unsigned int *value)
2483{
2484 unsigned int reg_value;
2485 unsigned int time_out = PHY_BUSY_TIMEOUT;
2486 int phy_addr;
2487
2488 phy_addr = ethernet_phy_get (eth_port_num);
2489
2490 /* first check that it is not busy */
2491 do {
2492 reg_value = MV_REG_READ (MV64460_ETH_SMI_REG);
2493 if (time_out-- == 0) {
2494 return false;
2495 }
2496 }
2497 while (reg_value & ETH_SMI_BUSY);
2498
2499 /* not busy */
2500
2501 MV_REG_WRITE (MV64460_ETH_SMI_REG,
2502 (phy_addr << 16) | (phy_reg << 21) |
2503 ETH_SMI_OPCODE_READ);
2504
2505 time_out = PHY_BUSY_TIMEOUT; /* initialize the time out var again */
2506
2507 do {
2508 reg_value = MV_REG_READ (MV64460_ETH_SMI_REG);
2509 if (time_out-- == 0) {
2510 return false;
2511 }
2512 }
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01002513 while ((reg_value & ETH_SMI_READ_VALID) != ETH_SMI_READ_VALID); /* Bit set equ operation done */
Stefan Roese1eac2a72006-11-29 15:42:37 +01002514
2515 /* Wait for the data to update in the SMI register */
2516#define PHY_UPDATE_TIMEOUT 10000
2517 for (time_out = 0; time_out < PHY_UPDATE_TIMEOUT; time_out++);
2518
2519 reg_value = MV_REG_READ (MV64460_ETH_SMI_REG);
2520
2521 *value = reg_value & 0xffff;
2522
2523 return true;
2524}
2525
Mike Frysinger5700bb62010-07-27 18:35:08 -04002526int mv_miiphy_read(const char *devname, unsigned char phy_addr,
Stefan Roese1eac2a72006-11-29 15:42:37 +01002527 unsigned char phy_reg, unsigned short *value)
2528{
2529 unsigned int reg_value;
2530 unsigned int time_out = PHY_BUSY_TIMEOUT;
2531
2532 /* first check that it is not busy */
2533 do {
2534 reg_value = MV_REG_READ (MV64460_ETH_SMI_REG);
2535 if (time_out-- == 0) {
2536 return false;
2537 }
2538 }
2539 while (reg_value & ETH_SMI_BUSY);
2540
2541 /* not busy */
2542 MV_REG_WRITE (MV64460_ETH_SMI_REG,
2543 (phy_addr << 16) | (phy_reg << 21) |
2544 ETH_SMI_OPCODE_READ);
2545
2546 time_out = PHY_BUSY_TIMEOUT; /* initialize the time out var again */
2547
2548 do {
2549 reg_value = MV_REG_READ (MV64460_ETH_SMI_REG);
2550 if (time_out-- == 0) {
2551 return false;
2552 }
2553 }
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01002554 while ((reg_value & ETH_SMI_READ_VALID) != ETH_SMI_READ_VALID); /* Bit set equ operation done */
Stefan Roese1eac2a72006-11-29 15:42:37 +01002555
2556 /* Wait for the data to update in the SMI register */
2557 for (time_out = 0; time_out < PHY_UPDATE_TIMEOUT; time_out++);
2558
2559 reg_value = MV_REG_READ (MV64460_ETH_SMI_REG);
2560
2561 *value = reg_value & 0xffff;
2562
2563 return 0;
2564}
2565
2566/*******************************************************************************
2567 * eth_port_write_smi_reg - Write to PHY registers
2568 *
2569 * DESCRIPTION:
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01002570 * This routine utilize the SMI interface to interact with the PHY in
2571 * order to perform writes to PHY registers.
Stefan Roese1eac2a72006-11-29 15:42:37 +01002572 *
2573 * INPUT:
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01002574 * ETH_PORT eth_port_num Ethernet Port number. See ETH_PORT enum.
2575 * unsigned int phy_reg PHY register address offset.
2576 * unsigned int value Register value.
Stefan Roese1eac2a72006-11-29 15:42:37 +01002577 *
2578 * OUTPUT:
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01002579 * Write the given value to the specified PHY register.
Stefan Roese1eac2a72006-11-29 15:42:37 +01002580 *
2581 * RETURN:
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01002582 * false if the PHY is busy.
2583 * true otherwise.
Stefan Roese1eac2a72006-11-29 15:42:37 +01002584 *
2585 *******************************************************************************/
2586static bool eth_port_write_smi_reg (ETH_PORT eth_port_num,
2587 unsigned int phy_reg, unsigned int value)
2588{
2589 unsigned int reg_value;
2590 unsigned int time_out = PHY_BUSY_TIMEOUT;
2591 int phy_addr;
2592
2593 phy_addr = ethernet_phy_get (eth_port_num);
2594
2595 /* first check that it is not busy */
2596 do {
2597 reg_value = MV_REG_READ (MV64460_ETH_SMI_REG);
2598 if (time_out-- == 0) {
2599 return false;
2600 }
2601 }
2602 while (reg_value & ETH_SMI_BUSY);
2603
2604 /* not busy */
2605 MV_REG_WRITE (MV64460_ETH_SMI_REG,
2606 (phy_addr << 16) | (phy_reg << 21) |
2607 ETH_SMI_OPCODE_WRITE | (value & 0xffff));
2608 return true;
2609}
2610
Mike Frysinger5700bb62010-07-27 18:35:08 -04002611int mv_miiphy_write(const char *devname, unsigned char phy_addr,
Stefan Roese1eac2a72006-11-29 15:42:37 +01002612 unsigned char phy_reg, unsigned short value)
2613{
2614 unsigned int reg_value;
2615 unsigned int time_out = PHY_BUSY_TIMEOUT;
2616
2617 /* first check that it is not busy */
2618 do {
2619 reg_value = MV_REG_READ (MV64460_ETH_SMI_REG);
2620 if (time_out-- == 0) {
2621 return false;
2622 }
2623 }
2624 while (reg_value & ETH_SMI_BUSY);
2625
2626 /* not busy */
2627 MV_REG_WRITE (MV64460_ETH_SMI_REG,
2628 (phy_addr << 16) | (phy_reg << 21) |
2629 ETH_SMI_OPCODE_WRITE | (value & 0xffff));
2630 return 0;
2631}
2632
2633/*******************************************************************************
2634 * eth_set_access_control - Config address decode parameters for Ethernet unit
2635 *
2636 * DESCRIPTION:
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01002637 * This function configures the address decode parameters for the Gigabit
2638 * Ethernet Controller according the given parameters struct.
Stefan Roese1eac2a72006-11-29 15:42:37 +01002639 *
2640 * INPUT:
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01002641 * ETH_PORT eth_port_num Ethernet Port number. See ETH_PORT enum.
2642 * ETH_WIN_PARAM *param Address decode parameter struct.
Stefan Roese1eac2a72006-11-29 15:42:37 +01002643 *
2644 * OUTPUT:
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01002645 * An access window is opened using the given access parameters.
Stefan Roese1eac2a72006-11-29 15:42:37 +01002646 *
2647 * RETURN:
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01002648 * None.
Stefan Roese1eac2a72006-11-29 15:42:37 +01002649 *
2650 *******************************************************************************/
2651static void eth_set_access_control (ETH_PORT eth_port_num,
2652 ETH_WIN_PARAM * param)
2653{
2654 unsigned int access_prot_reg;
2655
2656 /* Set access control register */
2657 access_prot_reg = MV_REG_READ (MV64460_ETH_ACCESS_PROTECTION_REG
2658 (eth_port_num));
2659 access_prot_reg &= (~(3 << (param->win * 2))); /* clear window permission */
2660 access_prot_reg |= (param->access_ctrl << (param->win * 2));
2661 MV_REG_WRITE (MV64460_ETH_ACCESS_PROTECTION_REG (eth_port_num),
2662 access_prot_reg);
2663
2664 /* Set window Size reg (SR) */
2665 MV_REG_WRITE ((MV64460_ETH_SIZE_REG_0 +
2666 (ETH_SIZE_REG_GAP * param->win)),
2667 (((param->size / 0x10000) - 1) << 16));
2668
2669 /* Set window Base address reg (BA) */
2670 MV_REG_WRITE ((MV64460_ETH_BAR_0 + (ETH_BAR_GAP * param->win)),
2671 (param->target | param->attributes | param->base_addr));
2672 /* High address remap reg (HARR) */
2673 if (param->win < 4)
2674 MV_REG_WRITE ((MV64460_ETH_HIGH_ADDR_REMAP_REG_0 +
2675 (ETH_HIGH_ADDR_REMAP_REG_GAP * param->win)),
2676 param->high_addr);
2677
2678 /* Base address enable reg (BARER) */
2679 if (param->enable == 1)
2680 MV_RESET_REG_BITS (MV64460_ETH_BASE_ADDR_ENABLE_REG,
2681 (1 << param->win));
2682 else
2683 MV_SET_REG_BITS (MV64460_ETH_BASE_ADDR_ENABLE_REG,
2684 (1 << param->win));
2685}
2686
2687/*******************************************************************************
2688 * ether_init_rx_desc_ring - Curve a Rx chain desc list and buffer in memory.
2689 *
2690 * DESCRIPTION:
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01002691 * This function prepares a Rx chained list of descriptors and packet
2692 * buffers in a form of a ring. The routine must be called after port
2693 * initialization routine and before port start routine.
2694 * The Ethernet SDMA engine uses CPU bus addresses to access the various
2695 * devices in the system (i.e. DRAM). This function uses the ethernet
2696 * struct 'virtual to physical' routine (set by the user) to set the ring
2697 * with physical addresses.
Stefan Roese1eac2a72006-11-29 15:42:37 +01002698 *
2699 * INPUT:
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01002700 * ETH_PORT_INFO *p_eth_port_ctrl Ethernet Port Control srtuct.
2701 * ETH_QUEUE rx_queue Number of Rx queue.
2702 * int rx_desc_num Number of Rx descriptors
2703 * int rx_buff_size Size of Rx buffer
2704 * unsigned int rx_desc_base_addr Rx descriptors memory area base addr.
2705 * unsigned int rx_buff_base_addr Rx buffer memory area base addr.
Stefan Roese1eac2a72006-11-29 15:42:37 +01002706 *
2707 * OUTPUT:
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01002708 * The routine updates the Ethernet port control struct with information
2709 * regarding the Rx descriptors and buffers.
Stefan Roese1eac2a72006-11-29 15:42:37 +01002710 *
2711 * RETURN:
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01002712 * false if the given descriptors memory area is not aligned according to
2713 * Ethernet SDMA specifications.
2714 * true otherwise.
Stefan Roese1eac2a72006-11-29 15:42:37 +01002715 *
2716 *******************************************************************************/
2717static bool ether_init_rx_desc_ring (ETH_PORT_INFO * p_eth_port_ctrl,
2718 ETH_QUEUE rx_queue,
2719 int rx_desc_num,
2720 int rx_buff_size,
2721 unsigned int rx_desc_base_addr,
2722 unsigned int rx_buff_base_addr)
2723{
2724 ETH_RX_DESC *p_rx_desc;
2725 ETH_RX_DESC *p_rx_prev_desc; /* pointer to link with the last descriptor */
2726 unsigned int buffer_addr;
2727 int ix; /* a counter */
2728
Stefan Roese1eac2a72006-11-29 15:42:37 +01002729 p_rx_desc = (ETH_RX_DESC *) rx_desc_base_addr;
2730 p_rx_prev_desc = p_rx_desc;
2731 buffer_addr = rx_buff_base_addr;
2732
2733 /* Rx desc Must be 4LW aligned (i.e. Descriptor_Address[3:0]=0000). */
2734 if (rx_buff_base_addr & 0xF)
2735 return false;
2736
2737 /* Rx buffers are limited to 64K bytes and Minimum size is 8 bytes */
2738 if ((rx_buff_size < 8) || (rx_buff_size > RX_BUFFER_MAX_SIZE))
2739 return false;
2740
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01002741 /* Rx buffers must be 64-bit aligned. */
Stefan Roese1eac2a72006-11-29 15:42:37 +01002742 if ((rx_buff_base_addr + rx_buff_size) & 0x7)
2743 return false;
2744
2745 /* initialize the Rx descriptors ring */
2746 for (ix = 0; ix < rx_desc_num; ix++) {
2747 p_rx_desc->buf_size = rx_buff_size;
2748 p_rx_desc->byte_cnt = 0x0000;
2749 p_rx_desc->cmd_sts =
2750 ETH_BUFFER_OWNED_BY_DMA | ETH_RX_ENABLE_INTERRUPT;
2751 p_rx_desc->next_desc_ptr =
2752 ((unsigned int) p_rx_desc) + RX_DESC_ALIGNED_SIZE;
2753 p_rx_desc->buf_ptr = buffer_addr;
2754 p_rx_desc->return_info = 0x00000000;
2755 D_CACHE_FLUSH_LINE (p_rx_desc, 0);
2756 buffer_addr += rx_buff_size;
2757 p_rx_prev_desc = p_rx_desc;
2758 p_rx_desc = (ETH_RX_DESC *)
2759 ((unsigned int) p_rx_desc + RX_DESC_ALIGNED_SIZE);
2760 }
2761
2762 /* Closing Rx descriptors ring */
2763 p_rx_prev_desc->next_desc_ptr = (rx_desc_base_addr);
2764 D_CACHE_FLUSH_LINE (p_rx_prev_desc, 0);
2765
2766 /* Save Rx desc pointer to driver struct. */
2767 CURR_RFD_SET ((ETH_RX_DESC *) rx_desc_base_addr, rx_queue);
2768 USED_RFD_SET ((ETH_RX_DESC *) rx_desc_base_addr, rx_queue);
2769
2770 p_eth_port_ctrl->p_rx_desc_area_base[rx_queue] =
2771 (ETH_RX_DESC *) rx_desc_base_addr;
2772 p_eth_port_ctrl->rx_desc_area_size[rx_queue] =
2773 rx_desc_num * RX_DESC_ALIGNED_SIZE;
2774
2775 p_eth_port_ctrl->port_rx_queue_command |= (1 << rx_queue);
2776
2777 return true;
2778}
2779
2780/*******************************************************************************
2781 * ether_init_tx_desc_ring - Curve a Tx chain desc list and buffer in memory.
2782 *
2783 * DESCRIPTION:
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01002784 * This function prepares a Tx chained list of descriptors and packet
2785 * buffers in a form of a ring. The routine must be called after port
2786 * initialization routine and before port start routine.
2787 * The Ethernet SDMA engine uses CPU bus addresses to access the various
2788 * devices in the system (i.e. DRAM). This function uses the ethernet
2789 * struct 'virtual to physical' routine (set by the user) to set the ring
2790 * with physical addresses.
Stefan Roese1eac2a72006-11-29 15:42:37 +01002791 *
2792 * INPUT:
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01002793 * ETH_PORT_INFO *p_eth_port_ctrl Ethernet Port Control srtuct.
2794 * ETH_QUEUE tx_queue Number of Tx queue.
2795 * int tx_desc_num Number of Tx descriptors
2796 * int tx_buff_size Size of Tx buffer
2797 * unsigned int tx_desc_base_addr Tx descriptors memory area base addr.
2798 * unsigned int tx_buff_base_addr Tx buffer memory area base addr.
Stefan Roese1eac2a72006-11-29 15:42:37 +01002799 *
2800 * OUTPUT:
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01002801 * The routine updates the Ethernet port control struct with information
2802 * regarding the Tx descriptors and buffers.
Stefan Roese1eac2a72006-11-29 15:42:37 +01002803 *
2804 * RETURN:
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01002805 * false if the given descriptors memory area is not aligned according to
2806 * Ethernet SDMA specifications.
2807 * true otherwise.
Stefan Roese1eac2a72006-11-29 15:42:37 +01002808 *
2809 *******************************************************************************/
2810static bool ether_init_tx_desc_ring (ETH_PORT_INFO * p_eth_port_ctrl,
2811 ETH_QUEUE tx_queue,
2812 int tx_desc_num,
2813 int tx_buff_size,
2814 unsigned int tx_desc_base_addr,
2815 unsigned int tx_buff_base_addr)
2816{
2817
2818 ETH_TX_DESC *p_tx_desc;
2819 ETH_TX_DESC *p_tx_prev_desc;
2820 unsigned int buffer_addr;
2821 int ix; /* a counter */
2822
Stefan Roese1eac2a72006-11-29 15:42:37 +01002823 /* save the first desc pointer to link with the last descriptor */
2824 p_tx_desc = (ETH_TX_DESC *) tx_desc_base_addr;
2825 p_tx_prev_desc = p_tx_desc;
2826 buffer_addr = tx_buff_base_addr;
2827
2828 /* Tx desc Must be 4LW aligned (i.e. Descriptor_Address[3:0]=0000). */
2829 if (tx_buff_base_addr & 0xF)
2830 return false;
2831
2832 /* Tx buffers are limited to 64K bytes and Minimum size is 8 bytes */
2833 if ((tx_buff_size > TX_BUFFER_MAX_SIZE)
2834 || (tx_buff_size < TX_BUFFER_MIN_SIZE))
2835 return false;
2836
2837 /* Initialize the Tx descriptors ring */
2838 for (ix = 0; ix < tx_desc_num; ix++) {
2839 p_tx_desc->byte_cnt = 0x0000;
2840 p_tx_desc->l4i_chk = 0x0000;
2841 p_tx_desc->cmd_sts = 0x00000000;
2842 p_tx_desc->next_desc_ptr =
2843 ((unsigned int) p_tx_desc) + TX_DESC_ALIGNED_SIZE;
2844
2845 p_tx_desc->buf_ptr = buffer_addr;
2846 p_tx_desc->return_info = 0x00000000;
2847 D_CACHE_FLUSH_LINE (p_tx_desc, 0);
2848 buffer_addr += tx_buff_size;
2849 p_tx_prev_desc = p_tx_desc;
2850 p_tx_desc = (ETH_TX_DESC *)
2851 ((unsigned int) p_tx_desc + TX_DESC_ALIGNED_SIZE);
2852
2853 }
2854 /* Closing Tx descriptors ring */
2855 p_tx_prev_desc->next_desc_ptr = tx_desc_base_addr;
2856 D_CACHE_FLUSH_LINE (p_tx_prev_desc, 0);
2857 /* Set Tx desc pointer in driver struct. */
2858 CURR_TFD_SET ((ETH_TX_DESC *) tx_desc_base_addr, tx_queue);
2859 USED_TFD_SET ((ETH_TX_DESC *) tx_desc_base_addr, tx_queue);
2860
2861 /* Init Tx ring base and size parameters */
2862 p_eth_port_ctrl->p_tx_desc_area_base[tx_queue] =
2863 (ETH_TX_DESC *) tx_desc_base_addr;
2864 p_eth_port_ctrl->tx_desc_area_size[tx_queue] =
2865 (tx_desc_num * TX_DESC_ALIGNED_SIZE);
2866
2867 /* Add the queue to the list of Tx queues of this port */
2868 p_eth_port_ctrl->port_tx_queue_command |= (1 << tx_queue);
2869
2870 return true;
2871}
2872
2873/*******************************************************************************
2874 * eth_port_send - Send an Ethernet packet
2875 *
2876 * DESCRIPTION:
2877 * This routine send a given packet described by p_pktinfo parameter. It
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01002878 * supports transmitting of a packet spaned over multiple buffers. The
2879 * routine updates 'curr' and 'first' indexes according to the packet
2880 * segment passed to the routine. In case the packet segment is first,
2881 * the 'first' index is update. In any case, the 'curr' index is updated.
2882 * If the routine get into Tx resource error it assigns 'curr' index as
2883 * 'first'. This way the function can abort Tx process of multiple
2884 * descriptors per packet.
Stefan Roese1eac2a72006-11-29 15:42:37 +01002885 *
2886 * INPUT:
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01002887 * ETH_PORT_INFO *p_eth_port_ctrl Ethernet Port Control srtuct.
2888 * ETH_QUEUE tx_queue Number of Tx queue.
2889 * PKT_INFO *p_pkt_info User packet buffer.
Stefan Roese1eac2a72006-11-29 15:42:37 +01002890 *
2891 * OUTPUT:
2892 * Tx ring 'curr' and 'first' indexes are updated.
2893 *
2894 * RETURN:
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01002895 * ETH_QUEUE_FULL in case of Tx resource error.
Stefan Roese1eac2a72006-11-29 15:42:37 +01002896 * ETH_ERROR in case the routine can not access Tx desc ring.
2897 * ETH_QUEUE_LAST_RESOURCE if the routine uses the last Tx resource.
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01002898 * ETH_OK otherwise.
Stefan Roese1eac2a72006-11-29 15:42:37 +01002899 *
2900 *******************************************************************************/
2901static ETH_FUNC_RET_STATUS eth_port_send (ETH_PORT_INFO * p_eth_port_ctrl,
2902 ETH_QUEUE tx_queue,
2903 PKT_INFO * p_pkt_info)
2904{
2905 volatile ETH_TX_DESC *p_tx_desc_first;
2906 volatile ETH_TX_DESC *p_tx_desc_curr;
2907 volatile ETH_TX_DESC *p_tx_next_desc_curr;
2908 volatile ETH_TX_DESC *p_tx_desc_used;
2909 unsigned int command_status;
2910
2911 /* Do not process Tx ring in case of Tx ring resource error */
2912 if (p_eth_port_ctrl->tx_resource_err[tx_queue] == true)
2913 return ETH_QUEUE_FULL;
2914
2915 /* Get the Tx Desc ring indexes */
2916 CURR_TFD_GET (p_tx_desc_curr, tx_queue);
2917 USED_TFD_GET (p_tx_desc_used, tx_queue);
2918
2919 if (p_tx_desc_curr == NULL)
2920 return ETH_ERROR;
2921
2922 /* The following parameters are used to save readings from memory */
2923 p_tx_next_desc_curr = TX_NEXT_DESC_PTR (p_tx_desc_curr, tx_queue);
2924 command_status = p_pkt_info->cmd_sts | ETH_ZERO_PADDING | ETH_GEN_CRC;
2925
2926 if (command_status & (ETH_TX_FIRST_DESC)) {
2927 /* Update first desc */
2928 FIRST_TFD_SET (p_tx_desc_curr, tx_queue);
2929 p_tx_desc_first = p_tx_desc_curr;
2930 } else {
2931 FIRST_TFD_GET (p_tx_desc_first, tx_queue);
2932 command_status |= ETH_BUFFER_OWNED_BY_DMA;
2933 }
2934
2935 /* Buffers with a payload smaller than 8 bytes must be aligned to 64-bit */
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01002936 /* boundary. We use the memory allocated for Tx descriptor. This memory */
Stefan Roese1eac2a72006-11-29 15:42:37 +01002937 /* located in TX_BUF_OFFSET_IN_DESC offset within the Tx descriptor. */
2938 if (p_pkt_info->byte_cnt <= 8) {
2939 printf ("You have failed in the < 8 bytes errata - fixme\n"); /* RABEEH - TBD */
2940 return ETH_ERROR;
2941
2942 p_tx_desc_curr->buf_ptr =
2943 (unsigned int) p_tx_desc_curr + TX_BUF_OFFSET_IN_DESC;
2944 eth_b_copy (p_pkt_info->buf_ptr, p_tx_desc_curr->buf_ptr,
2945 p_pkt_info->byte_cnt);
2946 } else
2947 p_tx_desc_curr->buf_ptr = p_pkt_info->buf_ptr;
2948
2949 p_tx_desc_curr->byte_cnt = p_pkt_info->byte_cnt;
2950 p_tx_desc_curr->return_info = p_pkt_info->return_info;
2951
2952 if (p_pkt_info->cmd_sts & (ETH_TX_LAST_DESC)) {
2953 /* Set last desc with DMA ownership and interrupt enable. */
2954 p_tx_desc_curr->cmd_sts = command_status |
2955 ETH_BUFFER_OWNED_BY_DMA | ETH_TX_ENABLE_INTERRUPT;
2956
2957 if (p_tx_desc_curr != p_tx_desc_first)
2958 p_tx_desc_first->cmd_sts |= ETH_BUFFER_OWNED_BY_DMA;
2959
2960 /* Flush CPU pipe */
2961
2962 D_CACHE_FLUSH_LINE ((unsigned int) p_tx_desc_curr, 0);
2963 D_CACHE_FLUSH_LINE ((unsigned int) p_tx_desc_first, 0);
2964 CPU_PIPE_FLUSH;
2965
2966 /* Apply send command */
2967 ETH_ENABLE_TX_QUEUE (tx_queue, p_eth_port_ctrl->port_num);
2968
2969 /* Finish Tx packet. Update first desc in case of Tx resource error */
2970 p_tx_desc_first = p_tx_next_desc_curr;
2971 FIRST_TFD_SET (p_tx_desc_first, tx_queue);
2972
2973 } else {
2974 p_tx_desc_curr->cmd_sts = command_status;
2975 D_CACHE_FLUSH_LINE ((unsigned int) p_tx_desc_curr, 0);
2976 }
2977
2978 /* Check for ring index overlap in the Tx desc ring */
2979 if (p_tx_next_desc_curr == p_tx_desc_used) {
2980 /* Update the current descriptor */
2981 CURR_TFD_SET (p_tx_desc_first, tx_queue);
2982
2983 p_eth_port_ctrl->tx_resource_err[tx_queue] = true;
2984 return ETH_QUEUE_LAST_RESOURCE;
2985 } else {
2986 /* Update the current descriptor */
2987 CURR_TFD_SET (p_tx_next_desc_curr, tx_queue);
2988 return ETH_OK;
2989 }
2990}
2991
2992/*******************************************************************************
2993 * eth_tx_return_desc - Free all used Tx descriptors
2994 *
2995 * DESCRIPTION:
2996 * This routine returns the transmitted packet information to the caller.
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01002997 * It uses the 'first' index to support Tx desc return in case a transmit
2998 * of a packet spanned over multiple buffer still in process.
2999 * In case the Tx queue was in "resource error" condition, where there are
3000 * no available Tx resources, the function resets the resource error flag.
Stefan Roese1eac2a72006-11-29 15:42:37 +01003001 *
3002 * INPUT:
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01003003 * ETH_PORT_INFO *p_eth_port_ctrl Ethernet Port Control srtuct.
3004 * ETH_QUEUE tx_queue Number of Tx queue.
3005 * PKT_INFO *p_pkt_info User packet buffer.
Stefan Roese1eac2a72006-11-29 15:42:37 +01003006 *
3007 * OUTPUT:
3008 * Tx ring 'first' and 'used' indexes are updated.
3009 *
3010 * RETURN:
3011 * ETH_ERROR in case the routine can not access Tx desc ring.
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01003012 * ETH_RETRY in case there is transmission in process.
Stefan Roese1eac2a72006-11-29 15:42:37 +01003013 * ETH_END_OF_JOB if the routine has nothing to release.
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01003014 * ETH_OK otherwise.
Stefan Roese1eac2a72006-11-29 15:42:37 +01003015 *
3016 *******************************************************************************/
3017static ETH_FUNC_RET_STATUS eth_tx_return_desc (ETH_PORT_INFO *
3018 p_eth_port_ctrl,
3019 ETH_QUEUE tx_queue,
3020 PKT_INFO * p_pkt_info)
3021{
3022 volatile ETH_TX_DESC *p_tx_desc_used = NULL;
3023 volatile ETH_TX_DESC *p_tx_desc_first = NULL;
3024 unsigned int command_status;
3025
Stefan Roese1eac2a72006-11-29 15:42:37 +01003026 /* Get the Tx Desc ring indexes */
3027 USED_TFD_GET (p_tx_desc_used, tx_queue);
3028 FIRST_TFD_GET (p_tx_desc_first, tx_queue);
3029
Stefan Roese1eac2a72006-11-29 15:42:37 +01003030 /* Sanity check */
3031 if (p_tx_desc_used == NULL)
3032 return ETH_ERROR;
3033
3034 command_status = p_tx_desc_used->cmd_sts;
3035
3036 /* Still transmitting... */
3037 if (command_status & (ETH_BUFFER_OWNED_BY_DMA)) {
3038 D_CACHE_FLUSH_LINE ((unsigned int) p_tx_desc_used, 0);
3039 return ETH_RETRY;
3040 }
3041
3042 /* Stop release. About to overlap the current available Tx descriptor */
3043 if ((p_tx_desc_used == p_tx_desc_first) &&
3044 (p_eth_port_ctrl->tx_resource_err[tx_queue] == false)) {
3045 D_CACHE_FLUSH_LINE ((unsigned int) p_tx_desc_used, 0);
3046 return ETH_END_OF_JOB;
3047 }
3048
3049 /* Pass the packet information to the caller */
3050 p_pkt_info->cmd_sts = command_status;
3051 p_pkt_info->return_info = p_tx_desc_used->return_info;
3052 p_tx_desc_used->return_info = 0;
3053
3054 /* Update the next descriptor to release. */
3055 USED_TFD_SET (TX_NEXT_DESC_PTR (p_tx_desc_used, tx_queue), tx_queue);
3056
3057 /* Any Tx return cancels the Tx resource error status */
3058 if (p_eth_port_ctrl->tx_resource_err[tx_queue] == true)
3059 p_eth_port_ctrl->tx_resource_err[tx_queue] = false;
3060
3061 D_CACHE_FLUSH_LINE ((unsigned int) p_tx_desc_used, 0);
3062
3063 return ETH_OK;
3064
3065}
3066
3067/*******************************************************************************
3068 * eth_port_receive - Get received information from Rx ring.
3069 *
3070 * DESCRIPTION:
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01003071 * This routine returns the received data to the caller. There is no
Stefan Roese1eac2a72006-11-29 15:42:37 +01003072 * data copying during routine operation. All information is returned
3073 * using pointer to packet information struct passed from the caller.
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01003074 * If the routine exhausts Rx ring resources then the resource error flag
3075 * is set.
Stefan Roese1eac2a72006-11-29 15:42:37 +01003076 *
3077 * INPUT:
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01003078 * ETH_PORT_INFO *p_eth_port_ctrl Ethernet Port Control srtuct.
3079 * ETH_QUEUE rx_queue Number of Rx queue.
3080 * PKT_INFO *p_pkt_info User packet buffer.
Stefan Roese1eac2a72006-11-29 15:42:37 +01003081 *
3082 * OUTPUT:
3083 * Rx ring current and used indexes are updated.
3084 *
3085 * RETURN:
3086 * ETH_ERROR in case the routine can not access Rx desc ring.
3087 * ETH_QUEUE_FULL if Rx ring resources are exhausted.
3088 * ETH_END_OF_JOB if there is no received data.
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01003089 * ETH_OK otherwise.
Stefan Roese1eac2a72006-11-29 15:42:37 +01003090 *
3091 *******************************************************************************/
3092static ETH_FUNC_RET_STATUS eth_port_receive (ETH_PORT_INFO * p_eth_port_ctrl,
3093 ETH_QUEUE rx_queue,
3094 PKT_INFO * p_pkt_info)
3095{
3096 volatile ETH_RX_DESC *p_rx_curr_desc;
3097 volatile ETH_RX_DESC *p_rx_next_curr_desc;
3098 volatile ETH_RX_DESC *p_rx_used_desc;
3099 unsigned int command_status;
3100
3101 /* Do not process Rx ring in case of Rx ring resource error */
3102 if (p_eth_port_ctrl->rx_resource_err[rx_queue] == true) {
3103 printf ("\nRx Queue is full ...\n");
3104 return ETH_QUEUE_FULL;
3105 }
3106
3107 /* Get the Rx Desc ring 'curr and 'used' indexes */
3108 CURR_RFD_GET (p_rx_curr_desc, rx_queue);
3109 USED_RFD_GET (p_rx_used_desc, rx_queue);
3110
3111 /* Sanity check */
3112 if (p_rx_curr_desc == NULL)
3113 return ETH_ERROR;
3114
3115 /* The following parameters are used to save readings from memory */
3116 p_rx_next_curr_desc = RX_NEXT_DESC_PTR (p_rx_curr_desc, rx_queue);
3117 command_status = p_rx_curr_desc->cmd_sts;
3118
3119 /* Nothing to receive... */
3120 if (command_status & (ETH_BUFFER_OWNED_BY_DMA)) {
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01003121/* DP(printf("Rx: command_status: %08x\n", command_status)); */
Stefan Roese1eac2a72006-11-29 15:42:37 +01003122 D_CACHE_FLUSH_LINE ((unsigned int) p_rx_curr_desc, 0);
3123/* DP(printf("\nETH_END_OF_JOB ...\n"));*/
3124 return ETH_END_OF_JOB;
3125 }
3126
3127 p_pkt_info->byte_cnt = (p_rx_curr_desc->byte_cnt) - RX_BUF_OFFSET;
3128 p_pkt_info->cmd_sts = command_status;
3129 p_pkt_info->buf_ptr = (p_rx_curr_desc->buf_ptr) + RX_BUF_OFFSET;
3130 p_pkt_info->return_info = p_rx_curr_desc->return_info;
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01003131 p_pkt_info->l4i_chk = p_rx_curr_desc->buf_size; /* IP fragment indicator */
Stefan Roese1eac2a72006-11-29 15:42:37 +01003132
3133 /* Clean the return info field to indicate that the packet has been */
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01003134 /* moved to the upper layers */
Stefan Roese1eac2a72006-11-29 15:42:37 +01003135 p_rx_curr_desc->return_info = 0;
3136
3137 /* Update 'curr' in data structure */
3138 CURR_RFD_SET (p_rx_next_curr_desc, rx_queue);
3139
3140 /* Rx descriptors resource exhausted. Set the Rx ring resource error flag */
3141 if (p_rx_next_curr_desc == p_rx_used_desc)
3142 p_eth_port_ctrl->rx_resource_err[rx_queue] = true;
3143
3144 D_CACHE_FLUSH_LINE ((unsigned int) p_rx_curr_desc, 0);
3145 CPU_PIPE_FLUSH;
3146
3147 return ETH_OK;
3148}
3149
3150/*******************************************************************************
3151 * eth_rx_return_buff - Returns a Rx buffer back to the Rx ring.
3152 *
3153 * DESCRIPTION:
3154 * This routine returns a Rx buffer back to the Rx ring. It retrieves the
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01003155 * next 'used' descriptor and attached the returned buffer to it.
3156 * In case the Rx ring was in "resource error" condition, where there are
3157 * no available Rx resources, the function resets the resource error flag.
Stefan Roese1eac2a72006-11-29 15:42:37 +01003158 *
3159 * INPUT:
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01003160 * ETH_PORT_INFO *p_eth_port_ctrl Ethernet Port Control srtuct.
3161 * ETH_QUEUE rx_queue Number of Rx queue.
3162 * PKT_INFO *p_pkt_info Information on the returned buffer.
Stefan Roese1eac2a72006-11-29 15:42:37 +01003163 *
3164 * OUTPUT:
3165 * New available Rx resource in Rx descriptor ring.
3166 *
3167 * RETURN:
3168 * ETH_ERROR in case the routine can not access Rx desc ring.
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01003169 * ETH_OK otherwise.
Stefan Roese1eac2a72006-11-29 15:42:37 +01003170 *
3171 *******************************************************************************/
3172static ETH_FUNC_RET_STATUS eth_rx_return_buff (ETH_PORT_INFO *
3173 p_eth_port_ctrl,
3174 ETH_QUEUE rx_queue,
3175 PKT_INFO * p_pkt_info)
3176{
3177 volatile ETH_RX_DESC *p_used_rx_desc; /* Where to return Rx resource */
3178
3179 /* Get 'used' Rx descriptor */
3180 USED_RFD_GET (p_used_rx_desc, rx_queue);
3181
3182 /* Sanity check */
3183 if (p_used_rx_desc == NULL)
3184 return ETH_ERROR;
3185
3186 p_used_rx_desc->buf_ptr = p_pkt_info->buf_ptr;
3187 p_used_rx_desc->return_info = p_pkt_info->return_info;
3188 p_used_rx_desc->byte_cnt = p_pkt_info->byte_cnt;
3189 p_used_rx_desc->buf_size = MV64460_RX_BUFFER_SIZE; /* Reset Buffer size */
3190
3191 /* Flush the write pipe */
3192 CPU_PIPE_FLUSH;
3193
3194 /* Return the descriptor to DMA ownership */
3195 p_used_rx_desc->cmd_sts =
3196 ETH_BUFFER_OWNED_BY_DMA | ETH_RX_ENABLE_INTERRUPT;
3197
3198 /* Flush descriptor and CPU pipe */
3199 D_CACHE_FLUSH_LINE ((unsigned int) p_used_rx_desc, 0);
3200 CPU_PIPE_FLUSH;
3201
3202 /* Move the used descriptor pointer to the next descriptor */
3203 USED_RFD_SET (RX_NEXT_DESC_PTR (p_used_rx_desc, rx_queue), rx_queue);
3204
3205 /* Any Rx return cancels the Rx resource error status */
3206 if (p_eth_port_ctrl->rx_resource_err[rx_queue] == true)
3207 p_eth_port_ctrl->rx_resource_err[rx_queue] = false;
3208
3209 return ETH_OK;
3210}
3211
3212/*******************************************************************************
3213 * eth_port_set_rx_coal - Sets coalescing interrupt mechanism on RX path
3214 *
3215 * DESCRIPTION:
3216 * This routine sets the RX coalescing interrupt mechanism parameter.
3217 * This parameter is a timeout counter, that counts in 64 t_clk
3218 * chunks ; that when timeout event occurs a maskable interrupt
3219 * occurs.
3220 * The parameter is calculated using the tClk of the MV-643xx chip
3221 * , and the required delay of the interrupt in usec.
3222 *
3223 * INPUT:
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01003224 * ETH_PORT eth_port_num Ethernet port number
3225 * unsigned int t_clk t_clk of the MV-643xx chip in HZ units
3226 * unsigned int delay Delay in usec
Stefan Roese1eac2a72006-11-29 15:42:37 +01003227 *
3228 * OUTPUT:
3229 * Interrupt coalescing mechanism value is set in MV-643xx chip.
3230 *
3231 * RETURN:
3232 * The interrupt coalescing value set in the gigE port.
3233 *
3234 *******************************************************************************/
3235#if 0 /* FIXME */
3236static unsigned int eth_port_set_rx_coal (ETH_PORT eth_port_num,
3237 unsigned int t_clk,
3238 unsigned int delay)
3239{
3240 unsigned int coal;
3241
3242 coal = ((t_clk / 1000000) * delay) / 64;
3243 /* Set RX Coalescing mechanism */
3244 MV_REG_WRITE (MV64460_ETH_SDMA_CONFIG_REG (eth_port_num),
3245 ((coal & 0x3fff) << 8) |
3246 (MV_REG_READ
3247 (MV64460_ETH_SDMA_CONFIG_REG (eth_port_num))
3248 & 0xffc000ff));
3249 return coal;
3250}
3251
3252#endif
3253/*******************************************************************************
3254 * eth_port_set_tx_coal - Sets coalescing interrupt mechanism on TX path
3255 *
3256 * DESCRIPTION:
3257 * This routine sets the TX coalescing interrupt mechanism parameter.
3258 * This parameter is a timeout counter, that counts in 64 t_clk
3259 * chunks ; that when timeout event occurs a maskable interrupt
3260 * occurs.
3261 * The parameter is calculated using the t_cLK frequency of the
3262 * MV-643xx chip and the required delay in the interrupt in uSec
3263 *
3264 * INPUT:
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01003265 * ETH_PORT eth_port_num Ethernet port number
3266 * unsigned int t_clk t_clk of the MV-643xx chip in HZ units
3267 * unsigned int delay Delay in uSeconds
Stefan Roese1eac2a72006-11-29 15:42:37 +01003268 *
3269 * OUTPUT:
3270 * Interrupt coalescing mechanism value is set in MV-643xx chip.
3271 *
3272 * RETURN:
3273 * The interrupt coalescing value set in the gigE port.
3274 *
3275 *******************************************************************************/
3276#if 0 /* FIXME */
3277static unsigned int eth_port_set_tx_coal (ETH_PORT eth_port_num,
3278 unsigned int t_clk,
3279 unsigned int delay)
3280{
3281 unsigned int coal;
3282
3283 coal = ((t_clk / 1000000) * delay) / 64;
3284 /* Set TX Coalescing mechanism */
3285 MV_REG_WRITE (MV64460_ETH_TX_FIFO_URGENT_THRESHOLD_REG (eth_port_num),
3286 coal << 4);
3287 return coal;
3288}
3289#endif
3290
3291/*******************************************************************************
3292 * eth_b_copy - Copy bytes from source to destination
3293 *
3294 * DESCRIPTION:
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01003295 * This function supports the eight bytes limitation on Tx buffer size.
3296 * The routine will zero eight bytes starting from the destination address
3297 * followed by copying bytes from the source address to the destination.
Stefan Roese1eac2a72006-11-29 15:42:37 +01003298 *
3299 * INPUT:
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01003300 * unsigned int src_addr 32 bit source address.
3301 * unsigned int dst_addr 32 bit destination address.
3302 * int byte_count Number of bytes to copy.
Stefan Roese1eac2a72006-11-29 15:42:37 +01003303 *
3304 * OUTPUT:
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01003305 * See description.
Stefan Roese1eac2a72006-11-29 15:42:37 +01003306 *
3307 * RETURN:
Wolfgang Denk8d9a8612006-11-30 01:54:07 +01003308 * None.
Stefan Roese1eac2a72006-11-29 15:42:37 +01003309 *
3310 *******************************************************************************/
3311static void eth_b_copy (unsigned int src_addr, unsigned int dst_addr,
3312 int byte_count)
3313{
3314 /* Zero the dst_addr area */
3315 *(unsigned int *) dst_addr = 0x0;
3316
3317 while (byte_count != 0) {
3318 *(char *) dst_addr = *(char *) src_addr;
3319 dst_addr++;
3320 src_addr++;
3321 byte_count--;
3322 }
3323}