blob: 256a66fb0575e3cbf8331e197af988da828df781 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
TsiChungLiewaa5f1f92008-01-14 17:23:08 -06002/*
3 * Configuation settings for the Freescale MCF5373 FireEngine board.
4 *
Alison Wang2ee03c62012-03-25 19:18:14 +00005 * Copyright (C) 2004-2007, 2012 Freescale Semiconductor, Inc.
TsiChungLiewaa5f1f92008-01-14 17:23:08 -06006 * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
TsiChungLiewaa5f1f92008-01-14 17:23:08 -06007 */
8
9/*
10 * board/config.h - configuration options, board specific
11 */
12
13#ifndef _M5373EVB_H
14#define _M5373EVB_H
15
Simon Glass1af3c7f2020-05-10 11:40:09 -060016#include <linux/stringify.h>
17
TsiChungLiewaa5f1f92008-01-14 17:23:08 -060018/*
19 * High Level Configuration Options
20 * (easy to change)
21 */
TsiChungLiewaa5f1f92008-01-14 17:23:08 -060022
TsiChungLiewaa5f1f92008-01-14 17:23:08 -060023#define CONFIG_MCFUART
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020024#define CONFIG_SYS_UART_PORT (0)
TsiChungLiewaa5f1f92008-01-14 17:23:08 -060025
26#undef CONFIG_WATCHDOG
27#define CONFIG_WATCHDOG_TIMEOUT 3360 /* timeout in ms, max is 3.36 sec */
28
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020029#define CONFIG_SYS_UNIFY_CACHE
TsiChungLiewaa5f1f92008-01-14 17:23:08 -060030
TsiChungLiewaa5f1f92008-01-14 17:23:08 -060031#ifdef CONFIG_MCFFEC
TsiChung Liew0f3ba7e2008-03-30 01:22:13 -050032# define CONFIG_MII_INIT 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020033# define CONFIG_SYS_DISCOVER_PHY
34# define CONFIG_SYS_RX_ETH_BUFFER 8
35# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020036/* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
37# ifndef CONFIG_SYS_DISCOVER_PHY
TsiChungLiewaa5f1f92008-01-14 17:23:08 -060038# define FECDUPLEX FULL
39# define FECSPEED _100BASET
40# else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020041# ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
42# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChungLiewaa5f1f92008-01-14 17:23:08 -060043# endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020044# endif /* CONFIG_SYS_DISCOVER_PHY */
TsiChungLiewaa5f1f92008-01-14 17:23:08 -060045#endif
46
47#define CONFIG_MCFRTC
48#undef RTC_DEBUG
49
50/* Timer */
51#define CONFIG_MCFTMR
TsiChungLiewaa5f1f92008-01-14 17:23:08 -060052
53/* I2C */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020054#define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
TsiChungLiewaa5f1f92008-01-14 17:23:08 -060055
TsiChungLiewaa5f1f92008-01-14 17:23:08 -060056#define CONFIG_UDP_CHECKSUM
57
58#ifdef CONFIG_MCFFEC
TsiChungLiewaa5f1f92008-01-14 17:23:08 -060059# define CONFIG_IPADDR 192.162.1.2
60# define CONFIG_NETMASK 255.255.255.0
61# define CONFIG_SERVERIP 192.162.1.1
62# define CONFIG_GATEWAYIP 192.162.1.1
TsiChungLiewaa5f1f92008-01-14 17:23:08 -060063#endif /* FEC_ENET */
64
Mario Six5bc05432018-03-28 14:38:20 +020065#define CONFIG_HOSTNAME "M5373EVB"
TsiChungLiewaa5f1f92008-01-14 17:23:08 -060066#define CONFIG_EXTRA_ENV_SETTINGS \
67 "netdev=eth0\0" \
Marek Vasut5368c552012-09-23 17:41:24 +020068 "loadaddr=" __stringify(CONFIG_SYS_LOAD_ADDR) "\0" \
TsiChungLiewaa5f1f92008-01-14 17:23:08 -060069 "u-boot=u-boot.bin\0" \
70 "load=tftp ${loadaddr) ${u-boot}\0" \
71 "upd=run load; run prog\0" \
Jason Jin09933fb2011-08-19 10:10:40 +080072 "prog=prot off 0 3ffff;" \
73 "era 0 3ffff;" \
TsiChungLiewaa5f1f92008-01-14 17:23:08 -060074 "cp.b ${loadaddr} 0 ${filesize};" \
75 "save\0" \
76 ""
77
78#define CONFIG_PRAM 512 /* 512 KB */
TsiChungLiewaa5f1f92008-01-14 17:23:08 -060079
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020080#define CONFIG_SYS_CLK 80000000
81#define CONFIG_SYS_CPU_CLK CONFIG_SYS_CLK * 3
TsiChungLiewaa5f1f92008-01-14 17:23:08 -060082
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020083#define CONFIG_SYS_MBAR 0xFC000000
TsiChungLiewaa5f1f92008-01-14 17:23:08 -060084
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020085#define CONFIG_SYS_LATCH_ADDR (CONFIG_SYS_CS1_BASE + 0x80000)
TsiChungLiewaa5f1f92008-01-14 17:23:08 -060086
87/*
88 * Low Level Configuration Settings
89 * (address mappings, register initial values, etc.)
90 * You should know what you are doing if you make changes here.
91 */
92/*-----------------------------------------------------------------------
93 * Definitions for initial stack pointer and data area (in DPRAM)
94 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020095#define CONFIG_SYS_INIT_RAM_ADDR 0x80000000
Wolfgang Denk553f0982010-10-26 13:32:32 +020096#define CONFIG_SYS_INIT_RAM_SIZE 0x8000 /* Size of used area in internal SRAM */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020097#define CONFIG_SYS_INIT_RAM_CTRL 0x221
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +020098#define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 0x10)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020099#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
TsiChungLiewaa5f1f92008-01-14 17:23:08 -0600100
101/*-----------------------------------------------------------------------
102 * Start addresses for the final memory configuration
103 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200104 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
TsiChungLiewaa5f1f92008-01-14 17:23:08 -0600105 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200106#define CONFIG_SYS_SDRAM_BASE 0x40000000
107#define CONFIG_SYS_SDRAM_SIZE 32 /* SDRAM size in MB */
108#define CONFIG_SYS_SDRAM_CFG1 0x53722730
109#define CONFIG_SYS_SDRAM_CFG2 0x56670000
110#define CONFIG_SYS_SDRAM_CTRL 0xE1092000
111#define CONFIG_SYS_SDRAM_EMOD 0x40010000
112#define CONFIG_SYS_SDRAM_MODE 0x018D0000
TsiChungLiewaa5f1f92008-01-14 17:23:08 -0600113
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200114#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
115#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
TsiChungLiewaa5f1f92008-01-14 17:23:08 -0600116
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200117#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
TsiChungLiewaa5f1f92008-01-14 17:23:08 -0600118
119/*
120 * For booting Linux, the board info and command line data
121 * have to be in the first 8 MB of memory, since this is
122 * the maximum mapped by the Linux kernel during initialization ??
123 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200124#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
TsiChung Liewd6e4baf2009-01-27 12:57:47 +0000125#define CONFIG_SYS_BOOTM_LEN (CONFIG_SYS_SDRAM_SIZE << 20)
TsiChungLiewaa5f1f92008-01-14 17:23:08 -0600126
127/*-----------------------------------------------------------------------
128 * FLASH organization
129 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200130#ifdef CONFIG_SYS_FLASH_CFI
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200131# define CONFIG_SYS_FLASH_SIZE 0x800000 /* Max size that the board might have */
132# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
133# define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
134# define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
TsiChungLiewaa5f1f92008-01-14 17:23:08 -0600135#endif
136
Alison Wang2ee03c62012-03-25 19:18:14 +0000137#ifdef CONFIG_NANDFLASH_SIZE
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200138# define CONFIG_SYS_MAX_NAND_DEVICE 1
139# define CONFIG_SYS_NAND_BASE CONFIG_SYS_CS2_BASE
140# define CONFIG_SYS_NAND_SIZE 1
141# define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
TsiChungLiewaa5f1f92008-01-14 17:23:08 -0600142# define NAND_ALLOW_ERASE_ALL 1
143# define CONFIG_JFFS2_NAND 1
144# define CONFIG_JFFS2_DEV "nand0"
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200145# define CONFIG_JFFS2_PART_SIZE (CONFIG_SYS_CS2_MASK & ~1)
TsiChungLiewaa5f1f92008-01-14 17:23:08 -0600146# define CONFIG_JFFS2_PART_OFFSET 0x00000000
147#endif
148
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200149#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
TsiChungLiewaa5f1f92008-01-14 17:23:08 -0600150
151/* Configuration for environment
152 * Environment is embedded in u-boot in the second sector of the flash
153 */
TsiChungLiewaa5f1f92008-01-14 17:23:08 -0600154
angelo@sysam.it5296cb12015-03-29 22:54:16 +0200155#define LDS_BOARD_TEXT \
Simon Glass0649cd02017-08-03 12:21:49 -0600156 . = DEFINED(env_offset) ? env_offset : .; \
157 env/embedded.o(.text*);
angelo@sysam.it5296cb12015-03-29 22:54:16 +0200158
TsiChungLiewaa5f1f92008-01-14 17:23:08 -0600159/*-----------------------------------------------------------------------
160 * Cache Configuration
161 */
TsiChungLiewaa5f1f92008-01-14 17:23:08 -0600162
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600163#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200164 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600165#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200166 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600167#define CONFIG_SYS_ICACHE_INV (CF_CACR_CINVA)
168#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
169 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
170 CF_ACR_EN | CF_ACR_SM_ALL)
171#define CONFIG_SYS_CACHE_ICACR (CF_CACR_EC | CF_CACR_CINVA | \
172 CF_CACR_DCM_P)
173
TsiChungLiewaa5f1f92008-01-14 17:23:08 -0600174/*-----------------------------------------------------------------------
175 * Chipselect bank definitions
176 */
177/*
178 * CS0 - NOR Flash 1, 2, 4, or 8MB
179 * CS1 - CompactFlash and registers
180 * CS2 - NAND Flash 16, 32, or 64MB
181 * CS3 - Available
182 * CS4 - Available
183 * CS5 - Available
184 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200185#define CONFIG_SYS_CS0_BASE 0
186#define CONFIG_SYS_CS0_MASK 0x007f0001
187#define CONFIG_SYS_CS0_CTRL 0x00001fa0
TsiChungLiewaa5f1f92008-01-14 17:23:08 -0600188
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200189#define CONFIG_SYS_CS1_BASE 0x10000000
190#define CONFIG_SYS_CS1_MASK 0x001f0001
191#define CONFIG_SYS_CS1_CTRL 0x002A3780
TsiChungLiewaa5f1f92008-01-14 17:23:08 -0600192
Alison Wang2ee03c62012-03-25 19:18:14 +0000193#ifdef CONFIG_NANDFLASH_SIZE
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200194#define CONFIG_SYS_CS2_BASE 0x20000000
Alison Wang2ee03c62012-03-25 19:18:14 +0000195#define CONFIG_SYS_CS2_MASK ((CONFIG_NANDFLASH_SIZE << 20) | 1)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200196#define CONFIG_SYS_CS2_CTRL 0x00001f60
TsiChungLiewaa5f1f92008-01-14 17:23:08 -0600197#endif
198
199#endif /* _M5373EVB_H */