blob: 5f3b5f936f17d8255c49003d0ba598fcec92aed3 [file] [log] [blame]
Stefan Roese16c0cc12007-03-21 13:39:57 +01001/*
2 * (C) Copyright 2007
3 * Stefan Roese, DENX Software Engineering, sr@denx.de.
4 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +02005 * SPDX-License-Identifier: GPL-2.0+
Stefan Roese16c0cc12007-03-21 13:39:57 +01006 */
7
8/************************************************************************
9 * acadia.h - configuration for AMCC Acadia (405EZ)
10 ***********************************************************************/
11
12#ifndef __CONFIG_H
13#define __CONFIG_H
14
15/*-----------------------------------------------------------------------
16 * High Level Configuration Options
17 *----------------------------------------------------------------------*/
Stefan Roese3cb86f32007-03-24 15:45:34 +010018#define CONFIG_ACADIA 1 /* Board is Acadia */
Stefan Roese3cb86f32007-03-24 15:45:34 +010019#define CONFIG_405EZ 1 /* Specifc 405EZ support*/
Stefan Roese490f2042008-06-06 15:55:03 +020020
Wolfgang Denk2ae18242010-10-06 09:05:45 +020021#ifndef CONFIG_SYS_TEXT_BASE
22#define CONFIG_SYS_TEXT_BASE 0xFFF80000
23#endif
24
Stefan Roese490f2042008-06-06 15:55:03 +020025/*
26 * Include common defines/options for all AMCC eval boards
27 */
28#define CONFIG_HOSTNAME acadia
29#include "amcc-common.h"
30
Stefan Roese5d4a1792007-05-24 08:22:09 +020031/* Detect Acadia PLL input clock automatically via CPLD bit */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020032#define CONFIG_SYS_CLK_FREQ ((in8(CONFIG_SYS_CPLD_BASE + 0) == 0x0c) ? \
Stefan Roese5d4a1792007-05-24 08:22:09 +020033 66666666 : 33333000)
Stefan Roese16c0cc12007-03-21 13:39:57 +010034
Stefan Roese3cb86f32007-03-24 15:45:34 +010035#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
36#define CONFIG_MISC_INIT_F 1 /* Call misc_init_f */
Stefan Roese16c0cc12007-03-21 13:39:57 +010037
38#define CONFIG_NO_SERIAL_EEPROM
39/*#undef CONFIG_NO_SERIAL_EEPROM*/
40
41#ifdef CONFIG_NO_SERIAL_EEPROM
Stefan Roese16c0cc12007-03-21 13:39:57 +010042/*----------------------------------------------------------------------------
43 * PLL settings for 266MHz CPU, 133MHz PLB/SDRAM, 66MHz EBC, 33MHz PCI,
44 * assuming a 66MHz input clock to the 405EZ.
45 *---------------------------------------------------------------------------*/
46/* #define PLLMR0_100_100_12 */
47#define PLLMR0_200_133_66
48/* #define PLLMR0_266_160_80 */
49/* #define PLLMR0_333_166_83 */
50#endif
51
52/*-----------------------------------------------------------------------
53 * Base addresses -- Note these are effective addresses where the
54 * actual resources get mapped (not physical addresses)
55 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020056#define CONFIG_SYS_FLASH_BASE 0xfe000000
57#define CONFIG_SYS_CPLD_BASE 0x80000000
58#define CONFIG_SYS_NAND_ADDR 0xd0000000
59#define CONFIG_SYS_USB_HOST 0xef603000 /* USB OHCI 1.1 controller */
Stefan Roese16c0cc12007-03-21 13:39:57 +010060
Stefan Roese3cb86f32007-03-24 15:45:34 +010061/*-----------------------------------------------------------------------
62 * Initial RAM & stack pointer
63 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020064#define CONFIG_SYS_TEMP_STACK_OCM 1 /* OCM as init ram */
Stefan Roese3cb86f32007-03-24 15:45:34 +010065
66/* On Chip Memory location */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020067#define CONFIG_SYS_OCM_DATA_ADDR 0xf8000000
68#define CONFIG_SYS_OCM_DATA_SIZE 0x4000 /* 16K of onchip SRAM */
69#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* inside of SRAM */
Wolfgang Denk553f0982010-10-26 13:32:32 +020070#define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SYS_OCM_DATA_SIZE /* Size of used area in RAM */
Stefan Roese3cb86f32007-03-24 15:45:34 +010071
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +020072#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020073#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Stefan Roese3cb86f32007-03-24 15:45:34 +010074
75/*-----------------------------------------------------------------------
76 * Serial Port
77 *----------------------------------------------------------------------*/
Stefan Roese550650d2010-09-20 16:05:31 +020078#define CONFIG_CONS_INDEX 1 /* Use UART0 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020079#undef CONFIG_SYS_EXT_SERIAL_CLOCK /* external serial clock */
80#define CONFIG_SYS_BASE_BAUD 691200
Stefan Roese3cb86f32007-03-24 15:45:34 +010081
82/*-----------------------------------------------------------------------
83 * Environment
84 *----------------------------------------------------------------------*/
Stefan Roese16c0cc12007-03-21 13:39:57 +010085#if !defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +020086#define CONFIG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
Stefan Roese16c0cc12007-03-21 13:39:57 +010087#else
Jean-Christophe PLAGNIOL-VILLARD51bfee12008-09-10 22:47:58 +020088#define CONFIG_ENV_IS_IN_NAND 1 /* use NAND for environment vars */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +020089#define CONFIG_ENV_IS_EMBEDDED 1 /* use embedded environment */
Stefan Roese16c0cc12007-03-21 13:39:57 +010090#endif
91
Stefan Roese3cb86f32007-03-24 15:45:34 +010092/*-----------------------------------------------------------------------
93 * FLASH related
94 *----------------------------------------------------------------------*/
Stefan Roesec440bfe2007-06-06 11:42:13 +020095#if !defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020096#define CONFIG_SYS_FLASH_CFI /* The flash is CFI compatible */
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +020097#define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver */
Stefan Roese3cb86f32007-03-24 15:45:34 +010098
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020099#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE}
100#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
101#define CONFIG_SYS_MAX_FLASH_SECT 512 /* max number of sectors on one chip */
Stefan Roese3cb86f32007-03-24 15:45:34 +0100102
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200103#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
104#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
Stefan Roese3cb86f32007-03-24 15:45:34 +0100105
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200106#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
107#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
Stefan Roese3cb86f32007-03-24 15:45:34 +0100108
Stefan Roesec440bfe2007-06-06 11:42:13 +0200109#else
Stefan Roese8a805df2010-09-16 14:01:53 +0200110/*
111 * No NOR-flash on Acadia when NAND-booting. We need to undef the
112 * NOR device-tree fixup code as well, since flash_info is not defined
113 * in this case.
114 */
115#define CONFIG_SYS_NO_FLASH 1
116#undef CONFIG_FDT_FIXUP_NOR_FLASH_SIZE
Stefan Roesec440bfe2007-06-06 11:42:13 +0200117#endif
118
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200119#ifdef CONFIG_ENV_IS_IN_FLASH
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200120#define CONFIG_ENV_SECT_SIZE 0x40000 /* size of one complete sector */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200121#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE-CONFIG_ENV_SECT_SIZE)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200122#define CONFIG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
Stefan Roese3cb86f32007-03-24 15:45:34 +0100123
124/* Address and size of Redundant Environment Sector */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200125#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR-CONFIG_ENV_SECT_SIZE)
126#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
Stefan Roese3cb86f32007-03-24 15:45:34 +0100127#endif
128
Stefan Roesec440bfe2007-06-06 11:42:13 +0200129/*
130 * IPL (Initial Program Loader, integrated inside CPU)
131 * Will load first 4k from NAND (SPL) into cache and execute it from there.
132 *
133 * SPL (Secondary Program Loader)
134 * Will load special U-Boot version (NUB) from NAND and execute it. This SPL
135 * has to fit into 4kByte. It sets up the CPU and configures the SDRAM
136 * controller and the NAND controller so that the special U-Boot image can be
137 * loaded from NAND to SDRAM.
138 *
139 * NUB (NAND U-Boot)
140 * This NAND U-Boot (NUB) is a special U-Boot version which can be started
141 * from RAM. Therefore it mustn't (re-)configure the SDRAM controller.
142 *
143 * On 440EPx the SPL is copied to SDRAM before the NAND controller is
144 * set up. While still running from cache, I experienced problems accessing
145 * the NAND controller. sr - 2006-08-25
146 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200147#define CONFIG_SYS_NAND_BOOT_SPL_SRC 0xfffff000 /* SPL location */
148#define CONFIG_SYS_NAND_BOOT_SPL_SIZE (4 << 10) /* SPL size */
149#define CONFIG_SYS_NAND_BOOT_SPL_DST (CONFIG_SYS_OCM_DATA_ADDR + (16 << 10)) /* Copy SPL here*/
150#define CONFIG_SYS_NAND_U_BOOT_DST 0x01000000 /* Load NUB to this addr */
151#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_NAND_U_BOOT_DST /* Start NUB from this addr */
152#define CONFIG_SYS_NAND_BOOT_SPL_DELTA (CONFIG_SYS_NAND_BOOT_SPL_SRC - CONFIG_SYS_NAND_BOOT_SPL_DST)
Stefan Roesec440bfe2007-06-06 11:42:13 +0200153
154/*
155 * Define the partitioning of the NAND chip (only RAM U-Boot is needed here)
156 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200157#define CONFIG_SYS_NAND_U_BOOT_OFFS (16 << 10) /* Offset to RAM U-Boot image */
158#define CONFIG_SYS_NAND_U_BOOT_SIZE (384 << 10) /* Size of RAM U-Boot image */
Stefan Roesec440bfe2007-06-06 11:42:13 +0200159
160/*
161 * Now the NAND chip has to be defined (no autodetection used!)
162 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200163#define CONFIG_SYS_NAND_PAGE_SIZE 512 /* NAND chip page size */
164#define CONFIG_SYS_NAND_BLOCK_SIZE (16 << 10) /* NAND chip block size */
165#define CONFIG_SYS_NAND_PAGE_COUNT 32 /* NAND chip page count */
166#define CONFIG_SYS_NAND_BAD_BLOCK_POS 5 /* Location of bad block marker */
167#undef CONFIG_SYS_NAND_4_ADDR_CYCLE /* No fourth addr used (<=32MB) */
Stefan Roesec440bfe2007-06-06 11:42:13 +0200168
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200169#define CONFIG_SYS_NAND_ECCSIZE 256
170#define CONFIG_SYS_NAND_ECCBYTES 3
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200171#define CONFIG_SYS_NAND_OOBSIZE 16
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200172#define CONFIG_SYS_NAND_ECCPOS {0, 1, 2, 3, 6, 7}
Stefan Roesec440bfe2007-06-06 11:42:13 +0200173
Jean-Christophe PLAGNIOL-VILLARD51bfee12008-09-10 22:47:58 +0200174#ifdef CONFIG_ENV_IS_IN_NAND
Stefan Roesec440bfe2007-06-06 11:42:13 +0200175/*
176 * For NAND booting the environment is embedded in the U-Boot image. Please take
177 * look at the file board/amcc/sequoia/u-boot-nand.lds for details.
178 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200179#define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
180#define CONFIG_ENV_OFFSET (CONFIG_SYS_NAND_U_BOOT_OFFS + CONFIG_ENV_SIZE)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200181#define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET + CONFIG_ENV_SIZE)
Stefan Roesec440bfe2007-06-06 11:42:13 +0200182#endif
183
Stefan Roese3cb86f32007-03-24 15:45:34 +0100184/*-----------------------------------------------------------------------
185 * RAM (CRAM)
186 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200187#define CONFIG_SYS_MBYTES_RAM 64 /* 64MB */
Stefan Roese3cb86f32007-03-24 15:45:34 +0100188
189/*-----------------------------------------------------------------------
190 * I2C
191 *----------------------------------------------------------------------*/
Dirk Eibach880540d2013-04-25 02:40:01 +0000192#define CONFIG_SYS_I2C_PPC4XX_SPEED_0 400000
Stefan Roese3cb86f32007-03-24 15:45:34 +0100193
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200194#define CONFIG_SYS_I2C_MULTI_EEPROMS
195#define CONFIG_SYS_I2C_EEPROM_ADDR (0xa8>>1)
196#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
197#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
198#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
Stefan Roese3cb86f32007-03-24 15:45:34 +0100199
200/* I2C SYSMON (LM75, AD7414 is almost compatible) */
201#define CONFIG_DTT_LM75 1 /* ON Semi's LM75 */
202#define CONFIG_DTT_AD7414 1 /* use AD7414 */
203#define CONFIG_DTT_SENSORS {0} /* Sensor addresses */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200204#define CONFIG_SYS_DTT_MAX_TEMP 70
205#define CONFIG_SYS_DTT_LOW_TEMP -30
206#define CONFIG_SYS_DTT_HYSTERESIS 3
Stefan Roese3cb86f32007-03-24 15:45:34 +0100207
Stefan Roese3cb86f32007-03-24 15:45:34 +0100208/*-----------------------------------------------------------------------
209 * Ethernet
210 *----------------------------------------------------------------------*/
Stefan Roese3cb86f32007-03-24 15:45:34 +0100211#define CONFIG_PHY_ADDR 0 /* PHY address */
Stefan Roesed1c1ba82008-05-08 10:48:58 +0200212#define CONFIG_HAS_ETH0 1
Stefan Roese3cb86f32007-03-24 15:45:34 +0100213
Stefan Roese490f2042008-06-06 15:55:03 +0200214/*
215 * Default environment variables
216 */
Stefan Roese16c0cc12007-03-21 13:39:57 +0100217#define CONFIG_EXTRA_ENV_SETTINGS \
Stefan Roese490f2042008-06-06 15:55:03 +0200218 CONFIG_AMCC_DEF_ENV \
Stefan Roese84a45d32009-09-11 17:09:45 +0200219 CONFIG_AMCC_DEF_ENV_POWERPC \
220 CONFIG_AMCC_DEF_ENV_PPC_OLD \
Stefan Roese490f2042008-06-06 15:55:03 +0200221 CONFIG_AMCC_DEF_ENV_NOR_UPD \
222 CONFIG_AMCC_DEF_ENV_NAND_UPD \
Stefan Roese16c0cc12007-03-21 13:39:57 +0100223 "kernel_addr=fff10000\0" \
224 "ramdisk_addr=fff20000\0" \
Stefan Roese16c0cc12007-03-21 13:39:57 +0100225 "kozio=bootm ffc60000\0" \
226 ""
Stefan Roese16c0cc12007-03-21 13:39:57 +0100227
Stefan Roese16c0cc12007-03-21 13:39:57 +0100228#define CONFIG_USB_OHCI
229#define CONFIG_USB_STORAGE
230
Stefan Roese16c0cc12007-03-21 13:39:57 +0100231/* Partitions */
232#define CONFIG_MAC_PARTITION
233#define CONFIG_DOS_PARTITION
234#define CONFIG_ISO_PARTITION
235
236#define CONFIG_SUPPORT_VFAT
237
Jon Loeliger0b361c92007-07-04 22:31:42 -0500238/*
Stefan Roese490f2042008-06-06 15:55:03 +0200239 * Commands additional to the ones defined in amcc-common.h
Jon Loeliger079a1362007-07-10 10:12:10 -0500240 */
Jon Loeliger0b361c92007-07-04 22:31:42 -0500241#define CONFIG_CMD_DTT
Jon Loeliger0b361c92007-07-04 22:31:42 -0500242#define CONFIG_CMD_NAND
Jon Loeliger0b361c92007-07-04 22:31:42 -0500243#define CONFIG_CMD_USB
244
245/*
246 * No NOR on Acadia when NAND-booting
247 */
248#if defined(CONFIG_NAND_U_BOOT) || defined(CONFIG_NAND_SPL)
249#undef CONFIG_CMD_FLASH
250#undef CONFIG_CMD_IMLS
251#endif
252
Stefan Roese16c0cc12007-03-21 13:39:57 +0100253/*-----------------------------------------------------------------------
254 * NAND FLASH
255 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200256#define CONFIG_SYS_MAX_NAND_DEVICE 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200257#define CONFIG_SYS_NAND_BASE (CONFIG_SYS_NAND_ADDR + CONFIG_SYS_NAND_CS)
258#define CONFIG_SYS_NAND_SELECT_DEVICE 1 /* nand driver supports mutipl. chips */
Stefan Roese16c0cc12007-03-21 13:39:57 +0100259
260/*-----------------------------------------------------------------------
Stefan Roese16c0cc12007-03-21 13:39:57 +0100261 * External Bus Controller (EBC) Setup
Stefan Roese3cb86f32007-03-24 15:45:34 +0100262 *----------------------------------------------------------------------*/
Stefan Roesec440bfe2007-06-06 11:42:13 +0200263#if !defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200264#define CONFIG_SYS_NAND_CS 3
Stefan Roese3cb86f32007-03-24 15:45:34 +0100265/* Memory Bank 0 (Flash) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200266#define CONFIG_SYS_EBC_PB0AP 0x03337200
267#define CONFIG_SYS_EBC_PB0CR 0xfe0bc000
Stefan Roese16c0cc12007-03-21 13:39:57 +0100268
Stefan Roesec440bfe2007-06-06 11:42:13 +0200269/* Memory Bank 3 (NAND-FLASH) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200270#define CONFIG_SYS_EBC_PB3AP 0x018003c0
271#define CONFIG_SYS_EBC_PB3CR (CONFIG_SYS_NAND_ADDR | 0x1c000)
Stefan Roesec440bfe2007-06-06 11:42:13 +0200272
Stefan Roese3cb86f32007-03-24 15:45:34 +0100273/* Just initial configuration for CRAM. Will be changed in memory.c to sync mode*/
274/* Memory Bank 1 (CRAM) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200275#define CONFIG_SYS_EBC_PB1AP 0x030400c0
276#define CONFIG_SYS_EBC_PB1CR 0x000bc000
Stefan Roese16c0cc12007-03-21 13:39:57 +0100277
Stefan Roese3cb86f32007-03-24 15:45:34 +0100278/* Memory Bank 2 (CRAM) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200279#define CONFIG_SYS_EBC_PB2AP 0x030400c0
280#define CONFIG_SYS_EBC_PB2CR 0x020bc000
Stefan Roesec440bfe2007-06-06 11:42:13 +0200281#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200282#define CONFIG_SYS_NAND_CS 0 /* NAND chip connected to CSx */
Stefan Roesec440bfe2007-06-06 11:42:13 +0200283/* Memory Bank 0 (NAND-FLASH) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200284#define CONFIG_SYS_EBC_PB0AP 0x018003c0
285#define CONFIG_SYS_EBC_PB0CR (CONFIG_SYS_NAND_ADDR | 0x1c000)
Stefan Roese16c0cc12007-03-21 13:39:57 +0100286
Stefan Roesec440bfe2007-06-06 11:42:13 +0200287/*
288 * When NAND-booting the CRAM EBC setup must be done in sync mode, since the
289 * NAND-SPL already initialized the CRAM and EBC to sync mode.
290 */
291/* Memory Bank 1 (CRAM) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200292#define CONFIG_SYS_EBC_PB1AP 0x9C0201C0
293#define CONFIG_SYS_EBC_PB1CR 0x000bc000
Stefan Roesec440bfe2007-06-06 11:42:13 +0200294
295/* Memory Bank 2 (CRAM) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200296#define CONFIG_SYS_EBC_PB2AP 0x9C0201C0
297#define CONFIG_SYS_EBC_PB2CR 0x020bc000
Stefan Roesec440bfe2007-06-06 11:42:13 +0200298#endif
Stefan Roese16c0cc12007-03-21 13:39:57 +0100299
Stefan Roese3cb86f32007-03-24 15:45:34 +0100300/* Memory Bank 4 (CPLD) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200301#define CONFIG_SYS_EBC_PB4AP 0x04006000
302#define CONFIG_SYS_EBC_PB4CR (CONFIG_SYS_CPLD_BASE | 0x18000)
Stefan Roese16c0cc12007-03-21 13:39:57 +0100303
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200304#define CONFIG_SYS_EBC_CFG 0xf8400000
Stefan Roese16c0cc12007-03-21 13:39:57 +0100305
306/*-----------------------------------------------------------------------
Stefan Roese3cb86f32007-03-24 15:45:34 +0100307 * GPIO Setup
308 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200309#define CONFIG_SYS_GPIO_CRAM_CLK 8
310#define CONFIG_SYS_GPIO_CRAM_WAIT 9 /* GPIO-In */
311#define CONFIG_SYS_GPIO_CRAM_ADV 10
312#define CONFIG_SYS_GPIO_CRAM_CRE (32 + 21) /* GPIO-Out */
Stefan Roese3cb86f32007-03-24 15:45:34 +0100313
314/*-----------------------------------------------------------------------
Stefan Roese16c0cc12007-03-21 13:39:57 +0100315 * Definitions for GPIO_0 setup (PPC405EZ specific)
316 *
Stefan Roese5d4a1792007-05-24 08:22:09 +0200317 * GPIO0[0-2] - External Bus Controller CS_4 - CS_6 Outputs
318 * GPIO0[3] - NAND FLASH Controller CE3 (NFCE3) Output
Stefan Roese16c0cc12007-03-21 13:39:57 +0100319 * GPIO0[4] - External Bus Controller Hold Input
320 * GPIO0[5] - External Bus Controller Priority Input
321 * GPIO0[6] - External Bus Controller HLDA Output
322 * GPIO0[7] - External Bus Controller Bus Request Output
323 * GPIO0[8] - CRAM Clk Output
324 * GPIO0[9] - External Bus Controller Ready Input
325 * GPIO0[10] - CRAM Adv Output
326 * GPIO0[11-24] - NAND Flash Control Data -> Bypasses GPIO when enabled
327 * GPIO0[25] - External DMA Request Input
328 * GPIO0[26] - External DMA EOT I/O
329 * GPIO0[25] - External DMA Ack_n Output
330 * GPIO0[17-23] - External Interrupts IRQ0 - IRQ6 inputs
331 * GPIO0[28-30] - Trace Outputs / PWM Inputs
332 * GPIO0[31] - PWM_8 I/O
333 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200334#define CONFIG_SYS_GPIO0_TCR 0xC0A00000
335#define CONFIG_SYS_GPIO0_OSRL 0x50004400
336#define CONFIG_SYS_GPIO0_OSRH 0x02000055
337#define CONFIG_SYS_GPIO0_ISR1L 0x00001000
338#define CONFIG_SYS_GPIO0_ISR1H 0x00000055
339#define CONFIG_SYS_GPIO0_TSRL 0x02000000
340#define CONFIG_SYS_GPIO0_TSRH 0x00000055
Stefan Roese16c0cc12007-03-21 13:39:57 +0100341
342/*-----------------------------------------------------------------------
343 * Definitions for GPIO_1 setup (PPC405EZ specific)
344 *
345 * GPIO1[0-6] - PWM_9 to PWM_15 I/O
346 * GPIO1[7] - PWM_DIV_CLK (Out) / IRQ4 Input
347 * GPIO1[8] - TS5 Output / DAC_IP_TRIG Input
348 * GPIO1[9] - TS6 Output / ADC_IP_TRIG Input
349 * GPIO1[10-12] - UART0 Control Inputs
350 * GPIO1[13] - UART0_DTR_N Output/IEEE_1588_TS Output/TMRCLK Input
351 * GPIO1[14] - UART0_RTS_N Output/SPI_SS_2_N Output
352 * GPIO1[15] - SPI_SS_3_N Output/UART0_RI_N Input
353 * GPIO1[16] - SPI_SS_1_N Output
354 * GPIO1[17-20] - Trace Output/External Interrupts IRQ0 - IRQ3 inputs
355 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200356#define CONFIG_SYS_GPIO1_TCR 0xFFFF8414
357#define CONFIG_SYS_GPIO1_OSRL 0x40000110
358#define CONFIG_SYS_GPIO1_OSRH 0x55455555
359#define CONFIG_SYS_GPIO1_ISR1L 0x15555445
360#define CONFIG_SYS_GPIO1_ISR1H 0x00000000
361#define CONFIG_SYS_GPIO1_TSRL 0x00000000
362#define CONFIG_SYS_GPIO1_TSRH 0x00000000
Stefan Roese16c0cc12007-03-21 13:39:57 +0100363
Stefan Roese16c0cc12007-03-21 13:39:57 +0100364#endif /* __CONFIG_H */