blob: f67fd9163d0dbe300d8fcede15d758a6b540d76e [file] [log] [blame]
Stefan Roese887e2ec2006-09-07 11:51:23 +02001/*
2 * (C) Copyright 2006
3 * Stefan Roese, DENX Software Engineering, sr@denx.de.
4 *
5 * (C) Copyright 2006
6 * Jacqueline Pira-Ferriol, AMCC/IBM, jpira-ferriol@fr.ibm.com
7 * Alain Saurel, AMCC/IBM, alain.saurel@fr.ibm.com
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22 * MA 02111-1307 USA
23 */
24
25/************************************************************************
26 * sequoia.h - configuration for Sequoia board (PowerPC440EPx)
27 ***********************************************************************/
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
31/*-----------------------------------------------------------------------
32 * High Level Configuration Options
33 *----------------------------------------------------------------------*/
Stefan Roese854bc8d2006-09-13 13:51:58 +020034/* This config file is used for Sequoia (440EPx) and Rainier (440GRx) */
35#ifndef CONFIG_RAINIER
Stefan Roese887e2ec2006-09-07 11:51:23 +020036#define CONFIG_SEQUOIA 1 /* Board is Sequoia */
37#define CONFIG_440EPX 1 /* Specific PPC440EPx */
Stefan Roese854bc8d2006-09-13 13:51:58 +020038#else
39#define CONFIG_440GRX 1 /* Specific PPC440GRx */
40#endif
Stefan Roese887e2ec2006-09-07 11:51:23 +020041#define CONFIG_4xx 1 /* ... PPC4xx family */
42#define CONFIG_SYS_CLK_FREQ 33333333 /* external freq to pll */
43
44#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
45#define CONFIG_MISC_INIT_R 1 /* Call misc_init_r */
46
47/*-----------------------------------------------------------------------
48 * Base addresses -- Note these are effective addresses where the
49 * actual resources get mapped (not physical addresses)
50 *----------------------------------------------------------------------*/
51#define CFG_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Monitor */
52#define CFG_MALLOC_LEN (256 * 1024) /* Reserve 256 kB for malloc() */
53
54#define CFG_BOOT_BASE_ADDR 0xf0000000
55#define CFG_SDRAM_BASE 0x00000000 /* _must_ be 0 */
56#define CFG_FLASH_BASE 0xfe000000 /* start of FLASH */
57#define CFG_MONITOR_BASE TEXT_BASE
58#define CFG_NAND_ADDR 0xd0000000 /* NAND Flash */
59#define CFG_OCM_BASE 0xe0010000 /* ocm */
60#define CFG_PCI_BASE 0xe0000000 /* Internal PCI regs */
61#define CFG_PCI_MEMBASE 0x80000000 /* mapped pci memory */
62#define CFG_PCI_MEMBASE1 CFG_PCI_MEMBASE + 0x10000000
63#define CFG_PCI_MEMBASE2 CFG_PCI_MEMBASE1 + 0x10000000
64#define CFG_PCI_MEMBASE3 CFG_PCI_MEMBASE2 + 0x10000000
65
66/* Don't change either of these */
67#define CFG_PERIPHERAL_BASE 0xef600000 /* internal peripherals */
68
69#define CFG_USB2D0_BASE 0xe0000100
70#define CFG_USB_DEVICE 0xe0000000
71#define CFG_USB_HOST 0xe0000400
72#define CFG_BCSR_BASE 0xc0000000
73
74/*-----------------------------------------------------------------------
75 * Initial RAM & stack pointer
76 *----------------------------------------------------------------------*/
Stefan Roese887e2ec2006-09-07 11:51:23 +020077/* 440EPx/440GRx have 16KB of internal SRAM, so no need for D-Cache */
Stefan Roese887e2ec2006-09-07 11:51:23 +020078#define CFG_INIT_RAM_OCM 1 /* OCM as init ram */
79#define CFG_INIT_RAM_ADDR CFG_OCM_BASE /* OCM */
Stefan Roese887e2ec2006-09-07 11:51:23 +020080
81#define CFG_INIT_RAM_END (4 << 10)
82#define CFG_GBL_DATA_SIZE 256 /* num bytes initial data */
83#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
84#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
85
86/*-----------------------------------------------------------------------
87 * Serial Port
88 *----------------------------------------------------------------------*/
89#define CFG_EXT_SERIAL_CLOCK 11059200 /* ext. 11.059MHz clk */
90#define CONFIG_BAUDRATE 115200
91#define CONFIG_SERIAL_MULTI 1
92/* define this if you want console on UART1 */
93#undef CONFIG_UART1_CONSOLE
94
95#define CFG_BAUDRATE_TABLE \
96 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
97
98/*-----------------------------------------------------------------------
99 * Environment
100 *----------------------------------------------------------------------*/
Stefan Roesed12ae802006-09-12 20:19:10 +0200101#if !defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
Stefan Roese887e2ec2006-09-07 11:51:23 +0200102#define CFG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
103#else
104#define CFG_ENV_IS_IN_NAND 1 /* use NAND for environment vars */
105#endif
Stefan Roese887e2ec2006-09-07 11:51:23 +0200106
107/*-----------------------------------------------------------------------
108 * FLASH related
109 *----------------------------------------------------------------------*/
110#define CFG_FLASH_CFI /* The flash is CFI compatible */
111#define CFG_FLASH_CFI_DRIVER /* Use common CFI driver */
112
113#define CFG_FLASH_BANKS_LIST { CFG_FLASH_BASE }
114
115#define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
116#define CFG_MAX_FLASH_SECT 512 /* max number of sectors on one chip */
117
118#define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
119#define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
120
121#define CFG_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
122#define CFG_FLASH_PROTECTION 1 /* use hardware flash protection */
123
124#define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
125#define CFG_FLASH_QUIET_TEST 1 /* don't warn upon unknown flash */
126
127#ifdef CFG_ENV_IS_IN_FLASH
128#define CFG_ENV_SECT_SIZE 0x20000 /* size of one complete sector */
129#define CFG_ENV_ADDR ((-CFG_MONITOR_LEN)-CFG_ENV_SECT_SIZE)
130#define CFG_ENV_SIZE 0x2000 /* Total Size of Environment Sector */
131
132/* Address and size of Redundant Environment Sector */
133#define CFG_ENV_ADDR_REDUND (CFG_ENV_ADDR-CFG_ENV_SECT_SIZE)
134#define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
135#endif
136
137/*-----------------------------------------------------------------------
138 * NAND FLASH
139 *----------------------------------------------------------------------*/
140#define CFG_MAX_NAND_DEVICE 1
141#define NAND_MAX_CHIPS 1
142#define CFG_NAND_BASE CFG_NAND_ADDR
143
144/*
145 * IPL (Initial Program Loader, integrated inside CPU)
146 * Will load first 4k from NAND (SPL) into cache and execute it from there.
147 *
148 * SPL (Secondary Program Loader)
149 * Will load special U-Boot version (NUB) from NAND and execute it. This SPL
150 * has to fit into 4kByte. It sets up the CPU and configures the SDRAM
151 * controller and the NAND controller so that the special U-Boot image can be
152 * loaded from NAND to SDRAM.
153 *
154 * NUB (NAND U-Boot)
155 * This NAND U-Boot (NUB) is a special U-Boot version which can be started
156 * from RAM. Therefore it mustn't (re-)configure the SDRAM controller.
157 *
158 * On 440EPx the SPL is copied to SDRAM before the NAND controller is
159 * set up. While still running from cache, I experienced problems accessing
160 * the NAND controller. sr - 2006-08-25
161 */
162#define CFG_NAND_BOOT_SPL_SRC 0xfffff000 /* SPL location */
163#define CFG_NAND_BOOT_SPL_SIZE (4 << 10) /* SPL size */
164#define CFG_NAND_BOOT_SPL_DST (CFG_OCM_BASE + (12 << 10)) /* Copy SPL here */
165#define CFG_NAND_U_BOOT_DST 0x01000000 /* Load NUB to this addr */
166#define CFG_NAND_U_BOOT_START CFG_NAND_U_BOOT_DST /* Start NUB from this addr */
167#define CFG_NAND_BOOT_SPL_DELTA (CFG_NAND_BOOT_SPL_SRC - CFG_NAND_BOOT_SPL_DST)
168
169/*
170 * Define the partitioning of the NAND chip (only RAM U-Boot is needed here)
171 */
172#define CFG_NAND_U_BOOT_OFFS (16 << 10) /* Offset to RAM U-Boot image */
173#define CFG_NAND_U_BOOT_SIZE (384 << 10) /* Size of RAM U-Boot image */
174
175/*
176 * Now the NAND chip has to be defined (no autodetection used!)
177 */
178#define CFG_NAND_PAGE_SIZE (512) /* NAND chip page size */
179#define CFG_NAND_BLOCK_SIZE (16 << 10) /* NAND chip block size */
180#define CFG_NAND_PAGE_COUNT (32) /* NAND chip page count */
181#define CFG_NAND_BAD_BLOCK_POS (5) /* Location of bad block marker */
182#undef CFG_NAND_4_ADDR_CYCLE /* No fourth addr used (<=32MB) */
183
184#ifdef CFG_ENV_IS_IN_NAND
Stefan Roesed12ae802006-09-12 20:19:10 +0200185/*
186 * For NAND booting the environment is embedded in the U-Boot image. Please take
187 * look at the file board/amcc/sequoia/u-boot-nand.lds for details.
188 */
189#define CFG_ENV_SIZE CFG_NAND_BLOCK_SIZE
190#define CFG_ENV_OFFSET (CFG_NAND_U_BOOT_OFFS + CFG_ENV_SIZE)
Stefan Roese887e2ec2006-09-07 11:51:23 +0200191#define CFG_ENV_OFFSET_REDUND (CFG_ENV_OFFSET + CFG_ENV_SIZE)
192#endif
193
194/*-----------------------------------------------------------------------
195 * DDR SDRAM
196 *----------------------------------------------------------------------*/
197#define CFG_MBYTES_SDRAM (256) /* 256MB */
198
199/*-----------------------------------------------------------------------
200 * I2C
201 *----------------------------------------------------------------------*/
202#define CONFIG_HARD_I2C 1 /* I2C with hardware support */
203#undef CONFIG_SOFT_I2C /* I2C bit-banged */
204#define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
205#define CFG_I2C_SLAVE 0x7F
206
207#define CFG_I2C_MULTI_EEPROMS
208#define CFG_I2C_EEPROM_ADDR (0xa8>>1)
209#define CFG_I2C_EEPROM_ADDR_LEN 1
210#define CFG_EEPROM_PAGE_WRITE_ENABLE
211#define CFG_EEPROM_PAGE_WRITE_BITS 3
212#define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10
213
Stefan Roese887e2ec2006-09-07 11:51:23 +0200214/* I2C SYSMON (LM75, AD7414 is almost compatible) */
215#define CONFIG_DTT_LM75 1 /* ON Semi's LM75 */
216#define CONFIG_DTT_AD7414 1 /* use AD7414 */
217#define CONFIG_DTT_SENSORS {0} /* Sensor addresses */
218#define CFG_DTT_MAX_TEMP 70
219#define CFG_DTT_LOW_TEMP -30
220#define CFG_DTT_HYSTERESIS 3
221
222#define CONFIG_PREBOOT "echo;" \
223 "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
224 "echo"
225
226#undef CONFIG_BOOTARGS
227
228#define CONFIG_EXTRA_ENV_SETTINGS \
229 "netdev=eth0\0" \
230 "hostname=sequoia\0" \
231 "nfsargs=setenv bootargs root=/dev/nfs rw " \
232 "nfsroot=${serverip}:${rootpath}\0" \
233 "ramargs=setenv bootargs root=/dev/ram rw\0" \
234 "addip=setenv bootargs ${bootargs} " \
235 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
236 ":${hostname}:${netdev}:off panic=1\0" \
237 "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\
238 "flash_nfs=run nfsargs addip addtty;" \
239 "bootm ${kernel_addr}\0" \
240 "flash_self=run ramargs addip addtty;" \
241 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
242 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \
243 "bootm\0" \
244 "rootpath=/opt/eldk/ppc_4xx\0" \
245 "bootfile=/tftpboot/sequoia/uImage\0" \
246 "kernel_addr=FE000000\0" \
247 "ramdisk_addr=FE180000\0" \
248 "load=tftp 100000 /tftpboot/sequoia/u-boot.bin\0" \
249 "update=protect off FFFA0000 FFFFFFFF;era FFFA0000 FFFFFFFF;" \
250 "cp.b 100000 FFFA0000 60000\0" \
251 "upd=run load;run update\0" \
252 ""
253#define CONFIG_BOOTCOMMAND "run flash_self"
254
255#if 0
256#define CONFIG_BOOTDELAY -1 /* autoboot disabled */
257#else
258#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
259#endif
260
261#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
262#define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
263
264#define CONFIG_M88E1111_PHY 1
265#define CONFIG_IBM_EMAC4_V4 1
266#define CONFIG_MII 1 /* MII PHY management */
267#define CONFIG_PHY_ADDR 0 /* PHY address, See schematics */
268
269#define CONFIG_PHY_RESET 1 /* reset phy upon startup */
270#define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
271
272#define CONFIG_HAS_ETH0
273#define CFG_RX_ETH_BUFFER 32 /* Number of ethernet rx buffers & descriptors */
274
275#define CONFIG_NET_MULTI 1
276#define CONFIG_HAS_ETH1 1 /* add support for "eth1addr" */
277#define CONFIG_PHY1_ADDR 1
278
279/* USB */
Stefan Roese854bc8d2006-09-13 13:51:58 +0200280#ifdef CONFIG_440EPX
Stefan Roese887e2ec2006-09-07 11:51:23 +0200281#define CONFIG_USB_OHCI
282#define CONFIG_USB_STORAGE
283
284/* Comment this out to enable USB 1.1 device */
285#define USB_2_0_DEVICE
286
Stefan Roese854bc8d2006-09-13 13:51:58 +0200287#define CMD_USB CFG_CMD_USB
288#else
289#define CMD_USB 0 /* no USB on 440GRx */
290#endif /* CONFIG_440EPX */
291
Stefan Roese887e2ec2006-09-07 11:51:23 +0200292/* Partitions */
293#define CONFIG_MAC_PARTITION
294#define CONFIG_DOS_PARTITION
295#define CONFIG_ISO_PARTITION
296
297#define CONFIG_COMMANDS (CONFIG_CMD_DFL | \
298 CFG_CMD_ASKENV | \
299 CFG_CMD_DHCP | \
300 CFG_CMD_DTT | \
301 CFG_CMD_DIAG | \
302 CFG_CMD_EEPROM | \
303 CFG_CMD_ELF | \
304 CFG_CMD_FAT | \
305 CFG_CMD_I2C | \
306 CFG_CMD_IRQ | \
307 CFG_CMD_MII | \
308 CFG_CMD_NAND | \
309 CFG_CMD_NET | \
310 CFG_CMD_NFS | \
311 CFG_CMD_PCI | \
312 CFG_CMD_PING | \
313 CFG_CMD_REGINFO | \
314 CFG_CMD_SDRAM | \
Stefan Roese854bc8d2006-09-13 13:51:58 +0200315 CMD_USB)
Stefan Roese887e2ec2006-09-07 11:51:23 +0200316
317#define CONFIG_SUPPORT_VFAT
318
319/* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
320#include <cmd_confdefs.h>
321
322/*-----------------------------------------------------------------------
323 * Miscellaneous configurable options
324 *----------------------------------------------------------------------*/
325#define CFG_LONGHELP /* undef to save memory */
326#define CFG_PROMPT "=> " /* Monitor Command Prompt */
327#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
328#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
329#else
330#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
331#endif
332#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
333#define CFG_MAXARGS 16 /* max number of command args */
334#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
335
336#define CFG_MEMTEST_START 0x0400000 /* memtest works on */
337#define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
338
339#define CFG_LOAD_ADDR 0x100000 /* default load address */
340#define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */
341
342#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
343
344#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
345#define CONFIG_LOOPW 1 /* enable loopw command */
346#define CONFIG_MX_CYCLIC 1 /* enable mdc/mwc commands */
347#define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
348#define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
349
350/*-----------------------------------------------------------------------
351 * PCI stuff
352 *----------------------------------------------------------------------*/
353/* General PCI */
354#define CONFIG_PCI /* include pci support */
355#define CONFIG_PCI_PNP /* do (not) pci plug-and-play */
356#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
357#define CFG_PCI_TARGBASE 0x80000000 /* PCIaddr mapped to CFG_PCI_MEMBASE*/
358
359/* Board-specific PCI */
360#define CFG_PCI_PRE_INIT /* enable board pci_pre_init() */
361#define CFG_PCI_TARGET_INIT
362#define CFG_PCI_MASTER_INIT
363
364#define CFG_PCI_SUBSYS_VENDORID 0x10e8 /* AMCC */
365#define CFG_PCI_SUBSYS_ID 0xcafe /* Whatever */
366
367/*
368 * For booting Linux, the board info and command line data
369 * have to be in the first 8 MB of memory, since this is
370 * the maximum mapped by the Linux kernel during initialization.
371 */
372#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
373
374/*-----------------------------------------------------------------------
375 * External Bus Controller (EBC) Setup
376 *----------------------------------------------------------------------*/
377#define CFG_FLASH CFG_FLASH_BASE
378#define CFG_NAND 0xD0000000
379#define CFG_CPLD 0xC0000000
380
381/*
382 * On Sequoia CS0 and CS3 are switched when configuring for NAND booting
383 */
384#if !defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
385#define CFG_NAND_CS 3 /* NAND chip connected to CSx */
386/* Memory Bank 0 (NOR-FLASH) initialization */
387#define CFG_EBC_PB0AP 0x03017300
388#define CFG_EBC_PB0CR (CFG_FLASH | 0xba000)
389
390/* Memory Bank 3 (NAND-FLASH) initialization */
391#define CFG_EBC_PB3AP 0x018003c0
392#define CFG_EBC_PB3CR (CFG_NAND | 0x1c000)
393#else
394#define CFG_NAND_CS 0 /* NAND chip connected to CSx */
395/* Memory Bank 3 (NOR-FLASH) initialization */
396#define CFG_EBC_PB3AP 0x03017300
397#define CFG_EBC_PB3CR (CFG_FLASH | 0xba000)
398
399/* Memory Bank 0 (NAND-FLASH) initialization */
400#define CFG_EBC_PB0AP 0x018003c0
401#define CFG_EBC_PB0CR (CFG_NAND | 0x1c000)
402#endif
403
404/* Memory Bank 2 (CPLD) initialization */
405#define CFG_EBC_PB2AP 0x24814580
406#define CFG_EBC_PB2CR (CFG_CPLD | 0x38000)
407
408/*-----------------------------------------------------------------------
409 * Cache Configuration
410 *----------------------------------------------------------------------*/
411#define CFG_DCACHE_SIZE (32<<10) /* For AMCC 440 CPUs */
412#define CFG_CACHELINE_SIZE 32 /* ... */
413#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
414#define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
415#endif
416
417/*
418 * Internal Definitions
419 *
420 * Boot Flags
421 */
422#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
423#define BOOTFLAG_WARM 0x02 /* Software reboot */
424
425#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
426#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
427#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
428#endif
429#endif /* __CONFIG_H */