blob: 24aa4ecffe3a1993c3918f2cb8e343e5c1548098 [file] [log] [blame]
Kumar Gala0f7a3dc2008-01-16 23:11:57 -06001/*
2 * Copyright 2008 Freescale Semiconductor, Inc.
3 *
4 * (C) Copyright 2000
5 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
6 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02007 * SPDX-License-Identifier: GPL-2.0+
Kumar Gala0f7a3dc2008-01-16 23:11:57 -06008 */
9
10#include <common.h>
11#include <asm/mmu.h>
12
13struct fsl_e_tlb_entry tlb_table[] = {
14 /* TLB 0 - for temp stack in cache */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020015 SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR, CONFIG_SYS_INIT_RAM_ADDR,
Kumar Gala0f7a3dc2008-01-16 23:11:57 -060016 MAS3_SX|MAS3_SW|MAS3_SR, 0,
17 0, 0, BOOKE_PAGESZ_4K, 0),
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020018 SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024 , CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024,
Kumar Gala0f7a3dc2008-01-16 23:11:57 -060019 MAS3_SX|MAS3_SW|MAS3_SR, 0,
20 0, 0, BOOKE_PAGESZ_4K, 0),
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020021 SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024 , CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024,
Kumar Gala0f7a3dc2008-01-16 23:11:57 -060022 MAS3_SX|MAS3_SW|MAS3_SR, 0,
23 0, 0, BOOKE_PAGESZ_4K, 0),
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020024 SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024 , CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024,
Kumar Gala0f7a3dc2008-01-16 23:11:57 -060025 MAS3_SX|MAS3_SW|MAS3_SR, 0,
26 0, 0, BOOKE_PAGESZ_4K, 0),
27 /*
28 * TLB 0: 64M Non-cacheable, guarded
29 * 0xfc000000 64M Covers FLASH at 0xFE800000 and 0xFF800000
30 * Out of reset this entry is only 4K.
31 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020032 SET_TLB_ENTRY(1, CONFIG_SYS_BOOT_BLOCK, CONFIG_SYS_BOOT_BLOCK,
Kumar Gala0f7a3dc2008-01-16 23:11:57 -060033 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
34 0, 0, BOOKE_PAGESZ_64M, 1),
35 /*
36 * TLB 1: 1G Non-cacheable, guarded
37 * 0x80000000 1G PCIE 8,9,a,b
38 */
Kumar Gala5af0fdd2008-12-02 16:08:39 -060039 SET_TLB_ENTRY(1, CONFIG_SYS_PCIE_VIRT, CONFIG_SYS_PCIE_PHYS,
Kumar Gala0f7a3dc2008-01-16 23:11:57 -060040 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
41 0, 1, BOOKE_PAGESZ_1G, 1),
42
43 /*
44 * TLB 2: 256M Non-cacheable, guarded
45 */
Kumar Gala5af0fdd2008-12-02 16:08:39 -060046 SET_TLB_ENTRY(1, CONFIG_SYS_PCI_VIRT, CONFIG_SYS_PCI_PHYS,
Kumar Gala0f7a3dc2008-01-16 23:11:57 -060047 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
48 0, 2, BOOKE_PAGESZ_256M, 1),
49
50 /*
51 * TLB 3: 256M Non-cacheable, guarded
52 */
Kumar Gala5af0fdd2008-12-02 16:08:39 -060053 SET_TLB_ENTRY(1, CONFIG_SYS_PCI_VIRT + 0x10000000, CONFIG_SYS_PCI_PHYS + 0x10000000,
Kumar Gala0f7a3dc2008-01-16 23:11:57 -060054 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
55 0, 3, BOOKE_PAGESZ_256M, 1),
56
57 /*
58 * TLB 4: 64M Non-cacheable, guarded
59 * 0xe000_0000 1M CCSRBAR
60 * 0xe100_0000 255M PCI IO range
61 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020062 SET_TLB_ENTRY(1, CONFIG_SYS_CCSRBAR, CONFIG_SYS_CCSRBAR_PHYS,
Kumar Gala0f7a3dc2008-01-16 23:11:57 -060063 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
64 0, 4, BOOKE_PAGESZ_64M, 1),
65
Kumar Gala0f7a3dc2008-01-16 23:11:57 -060066 /*
Andy Flemingab5cda92008-07-07 18:02:08 -050067 * TLB 5: 64M Non-cacheable, guarded
Kumar Gala0f7a3dc2008-01-16 23:11:57 -060068 * 0xf8000000 64M PIXIS 0xF8000000 - 0xFBFFFFFF
69 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020070 SET_TLB_ENTRY(1, CONFIG_SYS_LBC_NONCACHE_BASE, CONFIG_SYS_LBC_NONCACHE_BASE,
Kumar Gala0f7a3dc2008-01-16 23:11:57 -060071 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
Andy Flemingab5cda92008-07-07 18:02:08 -050072 0, 5, BOOKE_PAGESZ_64M, 1),
Kumar Gala0f7a3dc2008-01-16 23:11:57 -060073};
74
75int num_tlb_entries = ARRAY_SIZE(tlb_table);