blob: 2e3824041c9b2f7c31fb7079d72b8db482f6d72d [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Shaohui Xie126fe702016-09-07 17:56:14 +08002/*
3 * Copyright 2016 Freescale Semiconductor, Inc.
Shaohui Xie126fe702016-09-07 17:56:14 +08004 */
5
6#ifndef __LS1046AQDS_H__
7#define __LS1046AQDS_H__
8
9#include "ls1046a_common.h"
10
Shaohui Xie126fe702016-09-07 17:56:14 +080011#ifndef __ASSEMBLY__
12unsigned long get_board_sys_clk(void);
Shaohui Xie126fe702016-09-07 17:56:14 +080013#endif
14
15#define CONFIG_SYS_CLK_FREQ get_board_sys_clk()
Shaohui Xie126fe702016-09-07 17:56:14 +080016
Shaohui Xie126fe702016-09-07 17:56:14 +080017#define CONFIG_LAYERSCAPE_NS_ACCESS
18
19#define CONFIG_DIMM_SLOTS_PER_CTLR 1
20/* Physical Memory Map */
21#define CONFIG_CHIP_SELECTS_PER_CTRL 4
Shaohui Xie126fe702016-09-07 17:56:14 +080022
Shaohui Xie126fe702016-09-07 17:56:14 +080023#define SPD_EEPROM_ADDRESS 0x51
24#define CONFIG_SYS_SPD_BUS_NUM 0
25
Shaohui Xie126fe702016-09-07 17:56:14 +080026#ifdef CONFIG_DDR_ECC
Shaohui Xie126fe702016-09-07 17:56:14 +080027#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
28#endif
29
Shaohui Xie126fe702016-09-07 17:56:14 +080030/* DSPI */
31#ifdef CONFIG_FSL_DSPI
32#define CONFIG_SPI_FLASH_STMICRO /* cs0 */
33#define CONFIG_SPI_FLASH_SST /* cs1 */
34#define CONFIG_SPI_FLASH_EON /* cs2 */
Shaohui Xie126fe702016-09-07 17:56:14 +080035#endif
36
Shaohui Xie126fe702016-09-07 17:56:14 +080037#ifdef CONFIG_SYS_DPAA_FMAN
Shaohui Xie126fe702016-09-07 17:56:14 +080038#define RGMII_PHY1_ADDR 0x1
39#define RGMII_PHY2_ADDR 0x2
40#define SGMII_CARD_PORT1_PHY_ADDR 0x1C
41#define SGMII_CARD_PORT2_PHY_ADDR 0x1D
42#define SGMII_CARD_PORT3_PHY_ADDR 0x1E
43#define SGMII_CARD_PORT4_PHY_ADDR 0x1F
44/* PHY address on QSGMII riser card on slot 2 */
45#define QSGMII_CARD_PORT1_PHY_ADDR_S2 0x8
46#define QSGMII_CARD_PORT2_PHY_ADDR_S2 0x9
47#define QSGMII_CARD_PORT3_PHY_ADDR_S2 0xA
48#define QSGMII_CARD_PORT4_PHY_ADDR_S2 0xB
49#endif
50
Shaohui Xie126fe702016-09-07 17:56:14 +080051/* IFC */
52#if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
53#define CONFIG_FSL_IFC
54/*
55 * CONFIG_SYS_FLASH_BASE has the final address (core view)
56 * CONFIG_SYS_FLASH_BASE_PHYS has the final address (IFC view)
57 * CONFIG_SYS_FLASH_BASE_PHYS_EARLY has the temporary IFC address
58 * CONFIG_SYS_TEXT_BASE is linked to 0x60000000 for booting
59 */
60#define CONFIG_SYS_FLASH_BASE 0x60000000
61#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
62#define CONFIG_SYS_FLASH_BASE_PHYS_EARLY 0x00000000
63
Masahiro Yamadae856bdc2017-02-11 22:43:54 +090064#ifdef CONFIG_MTD_NOR_FLASH
Shaohui Xie126fe702016-09-07 17:56:14 +080065#define CONFIG_SYS_FLASH_QUIET_TEST
66#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
67#endif
68#endif
69
Shaohui Xiefdc2b542016-10-28 14:24:02 +080070/* LPUART */
71#ifdef CONFIG_LPUART
72#define CONFIG_LPUART_32B_REG
73#define CFG_UART_MUX_MASK 0x6
74#define CFG_UART_MUX_SHIFT 1
75#define CFG_LPUART_EN 0x2
76#endif
77
Shaohui Xie126fe702016-09-07 17:56:14 +080078/* EEPROM */
Shaohui Xie126fe702016-09-07 17:56:14 +080079#define CONFIG_SYS_I2C_EEPROM_NXID
80#define CONFIG_SYS_EEPROM_BUS_NUM 0
Shaohui Xie126fe702016-09-07 17:56:14 +080081
Shaohui Xie126fe702016-09-07 17:56:14 +080082/*
83 * IFC Definitions
84 */
85#if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
86#define CONFIG_SYS_NOR0_CSPR_EXT (0x0)
87#define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
88 CSPR_PORT_SIZE_16 | \
89 CSPR_MSEL_NOR | \
90 CSPR_V)
91#define CONFIG_SYS_NOR1_CSPR_EXT (0x0)
92#define CONFIG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
93 + 0x8000000) | \
94 CSPR_PORT_SIZE_16 | \
95 CSPR_MSEL_NOR | \
96 CSPR_V)
97#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128 * 1024 * 1024)
98
99#define CONFIG_SYS_NOR_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
100 CSOR_NOR_TRHZ_80)
101#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
102 FTIM0_NOR_TEADC(0x5) | \
York Sun1b7910a2017-12-11 08:39:05 -0800103 FTIM0_NOR_TAVDS(0x6) | \
Shaohui Xie126fe702016-09-07 17:56:14 +0800104 FTIM0_NOR_TEAHC(0x5))
105#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
106 FTIM1_NOR_TRAD_NOR(0x1a) | \
107 FTIM1_NOR_TSEQRAD_NOR(0x13))
York Sun1b7910a2017-12-11 08:39:05 -0800108#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x8) | \
109 FTIM2_NOR_TCH(0x8) | \
Shaohui Xie126fe702016-09-07 17:56:14 +0800110 FTIM2_NOR_TWPH(0xe) | \
111 FTIM2_NOR_TWP(0x1c))
112#define CONFIG_SYS_NOR_FTIM3 0
113
114#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
115#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
116#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
117#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
118
119#define CONFIG_SYS_FLASH_EMPTY_INFO
120#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS, \
121 CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000}
122
123#define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
124#define CONFIG_SYS_WRITE_SWAPPED_DATA
125
126/*
127 * NAND Flash Definitions
128 */
Shaohui Xie126fe702016-09-07 17:56:14 +0800129
130#define CONFIG_SYS_NAND_BASE 0x7e800000
131#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
132
133#define CONFIG_SYS_NAND_CSPR_EXT (0x0)
134
135#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
136 | CSPR_PORT_SIZE_8 \
137 | CSPR_MSEL_NAND \
138 | CSPR_V)
139#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
140#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
141 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
142 | CSOR_NAND_ECC_MODE_8 /* 8-bit ECC */ \
143 | CSOR_NAND_RAL_3 /* RAL = 3 Bytes */ \
144 | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
145 | CSOR_NAND_SPRZ_224 /* Spare size = 224 */ \
146 | CSOR_NAND_PB(64)) /* 64 Pages Per Block */
147
Shaohui Xie126fe702016-09-07 17:56:14 +0800148#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x7) | \
149 FTIM0_NAND_TWP(0x18) | \
150 FTIM0_NAND_TWCHT(0x7) | \
151 FTIM0_NAND_TWH(0xa))
152#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
153 FTIM1_NAND_TWBE(0x39) | \
154 FTIM1_NAND_TRR(0xe) | \
155 FTIM1_NAND_TRP(0x18))
156#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0xf) | \
157 FTIM2_NAND_TREH(0xa) | \
158 FTIM2_NAND_TWHRE(0x1e))
159#define CONFIG_SYS_NAND_FTIM3 0x0
160
161#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
162#define CONFIG_SYS_MAX_NAND_DEVICE 1
163#define CONFIG_MTD_NAND_VERIFY_WRITE
Shaohui Xie126fe702016-09-07 17:56:14 +0800164#endif
165
166#ifdef CONFIG_NAND_BOOT
167#define CONFIG_SPL_PAD_TO 0x40000 /* block aligned */
Shaohui Xie126fe702016-09-07 17:56:14 +0800168#define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10)
169#endif
170
Rajesh Bhagat50e2d412018-11-05 18:02:40 +0000171#if defined(CONFIG_TFABOOT) || \
172 defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
Shaohui Xie126fe702016-09-07 17:56:14 +0800173#define CONFIG_QIXIS_I2C_ACCESS
Shaohui Xie126fe702016-09-07 17:56:14 +0800174#endif
175
176/*
177 * QIXIS Definitions
178 */
179#define CONFIG_FSL_QIXIS
180
181#ifdef CONFIG_FSL_QIXIS
182#define QIXIS_BASE 0x7fb00000
183#define QIXIS_BASE_PHYS QIXIS_BASE
184#define CONFIG_SYS_I2C_FPGA_ADDR 0x66
185#define QIXIS_LBMAP_SWITCH 6
186#define QIXIS_LBMAP_MASK 0x0f
187#define QIXIS_LBMAP_SHIFT 0
188#define QIXIS_LBMAP_DFLTBANK 0x00
189#define QIXIS_LBMAP_ALTBANK 0x04
190#define QIXIS_LBMAP_NAND 0x09
191#define QIXIS_LBMAP_SD 0x00
192#define QIXIS_LBMAP_SD_QSPI 0xff
193#define QIXIS_LBMAP_QSPI 0xff
194#define QIXIS_RCW_SRC_NAND 0x110
195#define QIXIS_RCW_SRC_SD 0x040
196#define QIXIS_RCW_SRC_QSPI 0x045
197#define QIXIS_RST_CTL_RESET 0x41
198#define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
199#define QIXIS_RCFG_CTL_RECONFIG_START 0x21
200#define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
201
202#define CONFIG_SYS_FPGA_CSPR_EXT (0x0)
203#define CONFIG_SYS_FPGA_CSPR (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) | \
204 CSPR_PORT_SIZE_8 | \
205 CSPR_MSEL_GPCM | \
206 CSPR_V)
207#define CONFIG_SYS_FPGA_AMASK IFC_AMASK(64 * 1024)
208#define CONFIG_SYS_FPGA_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
209 CSOR_NOR_NOR_MODE_AVD_NOR | \
210 CSOR_NOR_TRHZ_80)
211
212/*
213 * QIXIS Timing parameters for IFC GPCM
214 */
215#define CONFIG_SYS_FPGA_FTIM0 (FTIM0_GPCM_TACSE(0xc) | \
216 FTIM0_GPCM_TEADC(0x20) | \
217 FTIM0_GPCM_TEAHC(0x10))
218#define CONFIG_SYS_FPGA_FTIM1 (FTIM1_GPCM_TACO(0x50) | \
219 FTIM1_GPCM_TRAD(0x1f))
220#define CONFIG_SYS_FPGA_FTIM2 (FTIM2_GPCM_TCS(0x8) | \
221 FTIM2_GPCM_TCH(0x8) | \
222 FTIM2_GPCM_TWP(0xf0))
223#define CONFIG_SYS_FPGA_FTIM3 0x0
224#endif
225
Rajesh Bhagat50e2d412018-11-05 18:02:40 +0000226#ifdef CONFIG_TFABOOT
227#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
228#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
229#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
230#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
231#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
232#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
233#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
234#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
235#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR1_CSPR_EXT
236#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR1_CSPR
237#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
238#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
239#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
240#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
241#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
242#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
243#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT
244#define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR
245#define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK
246#define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR
247#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0
248#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1
249#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2
250#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3
251#define CONFIG_SYS_CSPR3_EXT CONFIG_SYS_FPGA_CSPR_EXT
252#define CONFIG_SYS_CSPR3 CONFIG_SYS_FPGA_CSPR
253#define CONFIG_SYS_AMASK3 CONFIG_SYS_FPGA_AMASK
254#define CONFIG_SYS_CSOR3 CONFIG_SYS_FPGA_CSOR
255#define CONFIG_SYS_CS3_FTIM0 CONFIG_SYS_FPGA_FTIM0
256#define CONFIG_SYS_CS3_FTIM1 CONFIG_SYS_FPGA_FTIM1
257#define CONFIG_SYS_CS3_FTIM2 CONFIG_SYS_FPGA_FTIM2
258#define CONFIG_SYS_CS3_FTIM3 CONFIG_SYS_FPGA_FTIM3
259#else
Shaohui Xie126fe702016-09-07 17:56:14 +0800260#ifdef CONFIG_NAND_BOOT
261#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
262#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
263#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
264#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
265#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
266#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
267#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
268#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
269#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT
270#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR
271#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
272#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
273#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
274#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
275#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
276#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
277#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR1_CSPR_EXT
278#define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR1_CSPR
279#define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
280#define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
281#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
282#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
283#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
284#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
285#define CONFIG_SYS_CSPR3_EXT CONFIG_SYS_FPGA_CSPR_EXT
286#define CONFIG_SYS_CSPR3 CONFIG_SYS_FPGA_CSPR
287#define CONFIG_SYS_AMASK3 CONFIG_SYS_FPGA_AMASK
288#define CONFIG_SYS_CSOR3 CONFIG_SYS_FPGA_CSOR
289#define CONFIG_SYS_CS3_FTIM0 CONFIG_SYS_FPGA_FTIM0
290#define CONFIG_SYS_CS3_FTIM1 CONFIG_SYS_FPGA_FTIM1
291#define CONFIG_SYS_CS3_FTIM2 CONFIG_SYS_FPGA_FTIM2
292#define CONFIG_SYS_CS3_FTIM3 CONFIG_SYS_FPGA_FTIM3
293#else
294#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
295#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
296#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
297#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
298#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
299#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
300#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
301#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
302#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR1_CSPR_EXT
303#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR1_CSPR
304#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
305#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
306#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
307#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
308#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
309#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
310#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT
311#define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR
312#define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK
313#define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR
314#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0
315#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1
316#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2
317#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3
318#define CONFIG_SYS_CSPR3_EXT CONFIG_SYS_FPGA_CSPR_EXT
319#define CONFIG_SYS_CSPR3 CONFIG_SYS_FPGA_CSPR
320#define CONFIG_SYS_AMASK3 CONFIG_SYS_FPGA_AMASK
321#define CONFIG_SYS_CSOR3 CONFIG_SYS_FPGA_CSOR
322#define CONFIG_SYS_CS3_FTIM0 CONFIG_SYS_FPGA_FTIM0
323#define CONFIG_SYS_CS3_FTIM1 CONFIG_SYS_FPGA_FTIM1
324#define CONFIG_SYS_CS3_FTIM2 CONFIG_SYS_FPGA_FTIM2
325#define CONFIG_SYS_CS3_FTIM3 CONFIG_SYS_FPGA_FTIM3
326#endif
Rajesh Bhagat50e2d412018-11-05 18:02:40 +0000327#endif
Shaohui Xie126fe702016-09-07 17:56:14 +0800328
329/*
330 * I2C bus multiplexer
331 */
332#define I2C_MUX_PCA_ADDR_PRI 0x77
333#define I2C_MUX_PCA_ADDR_SEC 0x76 /* Secondary multiplexer */
334#define I2C_RETIMER_ADDR 0x18
335#define I2C_MUX_CH_DEFAULT 0x8
336#define I2C_MUX_CH_CH7301 0xC
337#define I2C_MUX_CH5 0xD
338#define I2C_MUX_CH6 0xE
339#define I2C_MUX_CH7 0xF
340
341#define I2C_MUX_CH_VOL_MONITOR 0xa
342
343/* Voltage monitor on channel 2*/
344#define I2C_VOL_MONITOR_ADDR 0x40
345#define I2C_VOL_MONITOR_BUS_V_OFFSET 0x2
346#define I2C_VOL_MONITOR_BUS_V_OVF 0x1
347#define I2C_VOL_MONITOR_BUS_V_SHIFT 3
348
349#define CONFIG_VID_FLS_ENV "ls1046aqds_vdd_mv"
350#ifndef CONFIG_SPL_BUILD
351#define CONFIG_VID
352#endif
353#define CONFIG_VOL_MONITOR_IR36021_SET
354#define CONFIG_VOL_MONITOR_INA220
355/* The lowest and highest voltage allowed for LS1046AQDS */
356#define VDD_MV_MIN 819
357#define VDD_MV_MAX 1212
358
359/*
360 * Miscellaneous configurable options
361 */
Shaohui Xie126fe702016-09-07 17:56:14 +0800362
Shaohui Xie126fe702016-09-07 17:56:14 +0800363#define CONFIG_SYS_HZ 1000
364
Shaohui Xie126fe702016-09-07 17:56:14 +0800365#define CONFIG_SYS_INIT_SP_OFFSET \
366 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
367
368#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
369
370/*
371 * Environment
372 */
Shaohui Xie126fe702016-09-07 17:56:14 +0800373
Qianyu Gong8de227e2017-06-15 11:10:09 +0800374#undef CONFIG_BOOTCOMMAND
Rajesh Bhagat50e2d412018-11-05 18:02:40 +0000375#ifdef CONFIG_TFABOOT
Biwen Lid71f65e2020-04-20 18:29:06 +0800376#define IFC_NAND_BOOTCOMMAND "run distro_bootcmd; run nand_bootcmd; " \
377 "env exists secureboot && esbc_halt;;"
378#define QSPI_NOR_BOOTCOMMAND "run distro_bootcmd; run nor_bootcmd" \
379 "env exists secureboot && esbc_halt;;"
380#define IFC_NOR_BOOTCOMMAND "run distro_bootcmd; run nor_bootcmd; " \
381 "env exists secureboot && esbc_halt;;"
382#define SD_BOOTCOMMAND "run distro_bootcmd; run sd_bootcmd; " \
383 "env exists secureboot && esbc_halt;;"
Rajesh Bhagat50e2d412018-11-05 18:02:40 +0000384#else
Biwen Lid71f65e2020-04-20 18:29:06 +0800385#if defined(CONFIG_QSPI_BOOT)
386#define CONFIG_BOOTCOMMAND "run distro_bootcmd; run nor_bootcmd; " \
387 "env exists secureboot && esbc_halt;;"
388#elif defined(CONFIG_NAND_BOOT)
389#define CONFIG_BOOTCOMMAND "run distro_bootcmd; run nand_bootcmd; " \
390 "env exists secureboot && esbc_halt;;"
391#elif defined(CONFIG_SD_BOOT)
392#define CONFIG_BOOTCOMMAND "run distro_bootcmd; run sd_bootcmd; " \
393 "env exists secureboot && esbc_halt;;"
Shaohui Xie126fe702016-09-07 17:56:14 +0800394#else
Biwen Lid71f65e2020-04-20 18:29:06 +0800395#define CONFIG_BOOTCOMMAND "run distro_bootcmd; run nor_bootcmd; " \
396 "env exists secureboot && esbc_halt;;"
Shaohui Xie126fe702016-09-07 17:56:14 +0800397#endif
Rajesh Bhagat50e2d412018-11-05 18:02:40 +0000398#endif
Shaohui Xie126fe702016-09-07 17:56:14 +0800399
Shaohui Xie126fe702016-09-07 17:56:14 +0800400#include <asm/fsl_secure_boot.h>
401
402#endif /* __LS1046AQDS_H__ */