blob: 14a3046f19e33e10eda60c2d876aeb3d42913714 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +05302/*
3 * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
4 *
5 * Based on davinci_dvevm.h. Original Copyrights follow:
6 *
7 * Copyright (C) 2007 Sergey Kubushyn <ksi@koi8.net>
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +05308 */
9
10#ifndef __CONFIG_H
11#define __CONFIG_H
12
13/*
14 * Board
15 */
Lad, Prabhakar63777662012-06-24 21:35:23 +000016/* check if direct NOR boot config is used */
17#ifndef CONFIG_DIRECT_NOR_BOOT
Stefano Babicd73a8a12010-11-11 15:38:02 +010018#define CONFIG_USE_SPIFLASH
Lad, Prabhakar63777662012-06-24 21:35:23 +000019#endif
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +053020
21/*
Adam Forda4670f82017-09-17 20:43:46 -050022* Disable DM_* for SPL build and can be re-enabled after adding
23* DM support in SPL
24*/
25#ifdef CONFIG_SPL_BUILD
Adam Forda4670f82017-09-17 20:43:46 -050026#undef CONFIG_DM_I2C
27#undef CONFIG_DM_I2C_COMPAT
28#endif
29/*
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +053030 * SoC Configuration
31 */
Christian Rieschb67d8812012-02-02 00:44:39 +000032#define CONFIG_SYS_EXCEPTION_VECTORS_HIGH
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +053033#define CONFIG_SYS_CLK_FREQ clk_get(DAVINCI_ARM_CLKID)
34#define CONFIG_SYS_OSCIN_FREQ 24000000
35#define CONFIG_SYS_TIMERBASE DAVINCI_TIMER0_BASE
36#define CONFIG_SYS_HZ_CLOCK clk_get(DAVINCI_AUXCLK_CLKID)
Adam Ford93f33622018-08-15 13:22:03 -050037#define CONFIG_SKIP_LOWLEVEL_INIT
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +053038
Lad, Prabhakar63777662012-06-24 21:35:23 +000039#ifdef CONFIG_DIRECT_NOR_BOOT
40#define CONFIG_ARCH_CPU_INIT
Lad, Prabhakar63777662012-06-24 21:35:23 +000041#define CONFIG_SYS_DV_NOR_BOOT_CFG (0x11)
Lad, Prabhakar63777662012-06-24 21:35:23 +000042#endif
43
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +053044/*
45 * Memory Info
46 */
47#define CONFIG_SYS_MALLOC_LEN (0x10000 + 1*1024*1024) /* malloc() len */
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +053048#define PHYS_SDRAM_1 DAVINCI_DDR_EMIF_DATA_BASE /* DDR Start */
49#define PHYS_SDRAM_1_SIZE (64 << 20) /* SDRAM size 64MB */
Ben Gardiner97003752010-08-23 09:08:15 -040050#define CONFIG_MAX_RAM_BANK_SIZE (512 << 20) /* max size from SPRS586*/
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +053051
52/* memtest start addr */
53#define CONFIG_SYS_MEMTEST_START (PHYS_SDRAM_1 + 0x2000000)
54
55/* memtest will be run on 16MB */
56#define CONFIG_SYS_MEMTEST_END (PHYS_SDRAM_1 + 0x2000000 + 16*1024*1024)
57
Christian Riesch3d2c8e62011-12-09 09:47:37 +000058#define CONFIG_SYS_DA850_SYSCFG_SUSPSRC ( \
59 DAVINCI_SYSCFG_SUSPSRC_TIMER0 | \
60 DAVINCI_SYSCFG_SUSPSRC_SPI1 | \
61 DAVINCI_SYSCFG_SUSPSRC_UART2 | \
62 DAVINCI_SYSCFG_SUSPSRC_EMAC | \
63 DAVINCI_SYSCFG_SUSPSRC_I2C)
64
65/*
66 * PLL configuration
67 */
Christian Riesch3d2c8e62011-12-09 09:47:37 +000068
69#define CONFIG_SYS_DA850_PLL0_PLLM 24
70#define CONFIG_SYS_DA850_PLL1_PLLM 21
71
72/*
73 * DDR2 memory configuration
74 */
75#define CONFIG_SYS_DA850_DDR2_DDRPHYCR (DV_DDR_PHY_PWRDNEN | \
76 DV_DDR_PHY_EXT_STRBEN | \
77 (0x4 << DV_DDR_PHY_RD_LATENCY_SHIFT))
78
79#define CONFIG_SYS_DA850_DDR2_SDBCR ( \
80 (1 << DV_DDR_SDCR_MSDRAMEN_SHIFT) | \
81 (1 << DV_DDR_SDCR_DDREN_SHIFT) | \
82 (1 << DV_DDR_SDCR_SDRAMEN_SHIFT) | \
83 (1 << DV_DDR_SDCR_BUS_WIDTH_SHIFT) | \
84 (0x3 << DV_DDR_SDCR_CL_SHIFT) | \
85 (0x2 << DV_DDR_SDCR_IBANK_SHIFT) | \
86 (0x2 << DV_DDR_SDCR_PAGESIZE_SHIFT))
87
88/* SDBCR2 is only used if IBANK_POS bit in SDBCR is set */
89#define CONFIG_SYS_DA850_DDR2_SDBCR2 0
90
91#define CONFIG_SYS_DA850_DDR2_SDTIMR ( \
92 (14 << DV_DDR_SDTMR1_RFC_SHIFT) | \
93 (2 << DV_DDR_SDTMR1_RP_SHIFT) | \
94 (2 << DV_DDR_SDTMR1_RCD_SHIFT) | \
95 (1 << DV_DDR_SDTMR1_WR_SHIFT) | \
96 (5 << DV_DDR_SDTMR1_RAS_SHIFT) | \
97 (8 << DV_DDR_SDTMR1_RC_SHIFT) | \
98 (1 << DV_DDR_SDTMR1_RRD_SHIFT) | \
99 (0 << DV_DDR_SDTMR1_WTR_SHIFT))
100
101#define CONFIG_SYS_DA850_DDR2_SDTIMR2 ( \
102 (7 << DV_DDR_SDTMR2_RASMAX_SHIFT) | \
103 (0 << DV_DDR_SDTMR2_XP_SHIFT) | \
104 (0 << DV_DDR_SDTMR2_ODT_SHIFT) | \
105 (17 << DV_DDR_SDTMR2_XSNR_SHIFT) | \
106 (199 << DV_DDR_SDTMR2_XSRD_SHIFT) | \
107 (0 << DV_DDR_SDTMR2_RTP_SHIFT) | \
108 (0 << DV_DDR_SDTMR2_CKE_SHIFT))
109
110#define CONFIG_SYS_DA850_DDR2_SDRCR 0x00000494
111#define CONFIG_SYS_DA850_DDR2_PBBPR 0x30
112
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +0530113/*
114 * Serial Driver info
115 */
Adam Forda4670f82017-09-17 20:43:46 -0500116
Adam Ford973fcc82018-09-19 16:06:49 -0500117#if !CONFIG_IS_ENABLED(DM_SERIAL)
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +0530118#define CONFIG_SYS_NS16550_SERIAL
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +0530119#define CONFIG_SYS_NS16550_COM1 DAVINCI_UART2_BASE /* Base address of UART2 */
Adam Forda4670f82017-09-17 20:43:46 -0500120#endif
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +0530121#define CONFIG_SYS_NS16550_CLK clk_get(DAVINCI_UART2_CLKID)
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +0530122
Stefano Babicd73a8a12010-11-11 15:38:02 +0100123#define CONFIG_SYS_SPI_CLK clk_get(DAVINCI_SPI1_CLKID)
Adam Forda4670f82017-09-17 20:43:46 -0500124#ifdef CONFIG_SPL_BUILD
125#define CONFIG_SYS_SPI_BASE DAVINCI_SPI1_BASE
Stefano Babicd73a8a12010-11-11 15:38:02 +0100126#define CONFIG_SF_DEFAULT_SPEED 30000000
Adam Forda4670f82017-09-17 20:43:46 -0500127#endif
Adam Ford37ff0572018-11-20 08:43:13 -0600128#define CONFIG_ENV_SPI_MAX_HZ 0
129#define CONFIG_ENV_SPI_MODE 0
Stefano Babicd73a8a12010-11-11 15:38:02 +0100130
Lad, Prabhakar42612102012-06-24 21:35:19 +0000131#ifdef CONFIG_USE_SPIFLASH
Lad, Prabhakar42612102012-06-24 21:35:19 +0000132#define CONFIG_SYS_SPI_U_BOOT_OFFS 0x8000
Peter Howard2a10f8b2014-12-17 12:14:36 +1100133#define CONFIG_SYS_SPI_U_BOOT_SIZE 0x40000
Lad, Prabhakar42612102012-06-24 21:35:19 +0000134#endif
135
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +0530136/*
137 * I2C Configuration
138 */
Adam Fordc7742072017-09-17 20:43:48 -0500139#ifndef CONFIG_SPL_BUILD
Sudhakar Rajashekharad2607402010-11-18 09:59:37 -0500140#define CONFIG_SYS_I2C_EXPANDER_ADDR 0x20
Adam Fordc7742072017-09-17 20:43:48 -0500141#endif
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +0530142
143/*
Ben Gardiner6b2c6462010-10-14 17:26:25 -0400144 * Flash & Environment
145 */
Adam Ford8d0d6bc2018-07-10 06:47:33 -0500146#ifdef CONFIG_NAND
Adam Ford93f33622018-08-15 13:22:03 -0500147#ifdef CONFIG_ENV_IS_IN_NAND
Ben Gardiner6b2c6462010-10-14 17:26:25 -0400148#define CONFIG_ENV_OFFSET 0x0 /* Block 0--not used by bootcode */
149#define CONFIG_ENV_SIZE (128 << 10)
Adam Ford93f33622018-08-15 13:22:03 -0500150#define CONFIG_ENV_SECT_SIZE (128 << 10)
151#endif
Ben Gardiner6b2c6462010-10-14 17:26:25 -0400152#define CONFIG_SYS_NAND_USE_FLASH_BBT
153#define CONFIG_SYS_NAND_4BIT_HW_ECC_OOBFIRST
154#define CONFIG_SYS_NAND_PAGE_2K
155#define CONFIG_SYS_NAND_CS 3
156#define CONFIG_SYS_NAND_BASE DAVINCI_ASYNC_EMIF_DATA_CE3_BASE
Eric Benard34fa0702013-04-22 05:55:00 +0000157#define CONFIG_SYS_NAND_MASK_CLE 0x10
158#define CONFIG_SYS_NAND_MASK_ALE 0x8
Ben Gardiner6b2c6462010-10-14 17:26:25 -0400159#undef CONFIG_SYS_NAND_HW_ECC
160#define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND devices */
Lad, Prabhakar122f9c92012-06-24 21:35:22 +0000161#define CONFIG_SYS_NAND_HW_ECC_OOBFIRST
162#define CONFIG_SYS_NAND_5_ADDR_CYCLE
163#define CONFIG_SYS_NAND_PAGE_SIZE (2 << 10)
164#define CONFIG_SYS_NAND_BLOCK_SIZE (128 << 10)
Adam Ford93f33622018-08-15 13:22:03 -0500165#define CONFIG_SYS_NAND_U_BOOT_SIZE 0x40000
Lad, Prabhakar122f9c92012-06-24 21:35:22 +0000166#define CONFIG_SYS_NAND_U_BOOT_DST 0xc1080000
167#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_NAND_U_BOOT_DST
168#define CONFIG_SYS_NAND_U_BOOT_RELOC_SP (CONFIG_SYS_NAND_U_BOOT_DST - \
169 CONFIG_SYS_NAND_U_BOOT_SIZE - \
170 CONFIG_SYS_MALLOC_LEN - \
171 GENERATED_GBL_DATA_SIZE)
172#define CONFIG_SYS_NAND_ECCPOS { \
173 24, 25, 26, 27, 28, \
174 29, 30, 31, 32, 33, 34, 35, 36, 37, 38, \
175 39, 40, 41, 42, 43, 44, 45, 46, 47, 48, \
176 49, 50, 51, 52, 53, 54, 55, 56, 57, 58, \
177 59, 60, 61, 62, 63 }
178#define CONFIG_SYS_NAND_PAGE_COUNT 64
179#define CONFIG_SYS_NAND_BAD_BLOCK_POS 0
180#define CONFIG_SYS_NAND_ECCSIZE 512
181#define CONFIG_SYS_NAND_ECCBYTES 10
182#define CONFIG_SYS_NAND_OOBSIZE 64
Scott Wood6f2f01b2012-09-20 19:09:07 -0500183#define CONFIG_SPL_NAND_BASE
184#define CONFIG_SPL_NAND_DRIVERS
185#define CONFIG_SPL_NAND_ECC
Lad, Prabhakar122f9c92012-06-24 21:35:22 +0000186#define CONFIG_SPL_NAND_LOAD
Ben Gardiner6b2c6462010-10-14 17:26:25 -0400187#endif
188
189/*
Ben Gardiner3d248d32010-10-14 17:26:29 -0400190 * Network & Ethernet Configuration
191 */
192#ifdef CONFIG_DRIVER_TI_EMAC
Ben Gardiner3d248d32010-10-14 17:26:29 -0400193#define CONFIG_BOOTP_DNS2
194#define CONFIG_BOOTP_SEND_HOSTNAME
195#define CONFIG_NET_RETRY_COUNT 10
Ben Gardiner3d248d32010-10-14 17:26:29 -0400196#endif
197
Nagabhushana Netagunte1506b0a2011-09-03 22:18:32 -0400198#ifdef CONFIG_USE_NOR
Nagabhushana Netagunte1506b0a2011-09-03 22:18:32 -0400199#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of flash banks */
200#define CONFIG_SYS_FLASH_SECT_SZ (128 << 10) /* 128KB */
201#define CONFIG_ENV_OFFSET (CONFIG_SYS_FLASH_SECT_SZ * 3)
202#define CONFIG_ENV_SIZE (10 << 10) /* 10KB */
203#define CONFIG_SYS_FLASH_BASE DAVINCI_ASYNC_EMIF_DATA_CE2_BASE
204#define PHYS_FLASH_SIZE (8 << 20) /* Flash size 8MB */
205#define CONFIG_SYS_MAX_FLASH_SECT ((PHYS_FLASH_SIZE/CONFIG_SYS_FLASH_SECT_SZ)\
206 + 3)
207#define CONFIG_ENV_SECT_SIZE CONFIG_SYS_FLASH_SECT_SZ
208#endif
209
Stefano Babicd73a8a12010-11-11 15:38:02 +0100210#ifdef CONFIG_USE_SPIFLASH
Adam Ford93f33622018-08-15 13:22:03 -0500211#ifdef CONFIG_ENV_IS_IN_SPI_FLASH
Stefano Babicd73a8a12010-11-11 15:38:02 +0100212#define CONFIG_ENV_SIZE (64 << 10)
Peter Howard2a10f8b2014-12-17 12:14:36 +1100213#define CONFIG_ENV_OFFSET (512 << 10)
Adam Ford93f33622018-08-15 13:22:03 -0500214#define CONFIG_ENV_SECT_SIZE (64 << 10)
215#endif
Adam Fordf4fad712017-09-17 20:43:47 -0500216#ifdef CONFIG_SPL_BUILD
217#undef CONFIG_SPI_FLASH_MTD
218#endif
Stefano Babicd73a8a12010-11-11 15:38:02 +0100219#endif
220
Ben Gardiner3d248d32010-10-14 17:26:29 -0400221/*
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +0530222 * U-Boot general configuration
223 */
224#define CONFIG_BOOTFILE "uImage" /* Boot file name */
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +0530225#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +0530226#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Args Buffer Size */
227#define CONFIG_SYS_LOAD_ADDR (PHYS_SDRAM_1 + 0x700000)
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +0530228#define CONFIG_MX_CYCLIC
229
230/*
231 * Linux Information
232 */
Ben Gardiner59e0d612010-10-14 17:26:32 -0400233#define LINUX_BOOT_PARAM_ADDR (PHYS_SDRAM_1 + 0x100)
Nagabhushana Netaguntecf2c24e2011-09-03 22:19:28 -0400234#define CONFIG_HWCONFIG /* enable hwconfig */
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +0530235#define CONFIG_CMDLINE_TAG
Sekhar Nori4f6fc152010-11-19 11:39:48 -0500236#define CONFIG_REVISION_TAG
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +0530237#define CONFIG_SETUP_MEMORY_TAGS
Adam Forda4670f82017-09-17 20:43:46 -0500238
239#define CONFIG_BOOTCOMMAND \
240 "run envboot; " \
241 "run mmcboot; "
242
243#define DEFAULT_LINUX_BOOT_ENV \
244 "loadaddr=0xc0700000\0" \
245 "fdtaddr=0xc0600000\0" \
246 "scriptaddr=0xc0600000\0"
247
248#include <environment/ti/mmc.h>
249
250#define CONFIG_EXTRA_ENV_SETTINGS \
251 DEFAULT_LINUX_BOOT_ENV \
252 DEFAULT_MMC_TI_ARGS \
253 "bootpart=0:2\0" \
254 "bootdir=/boot\0" \
255 "bootfile=zImage\0" \
256 "fdtfile=da850-evm.dtb\0" \
257 "boot_fdt=yes\0" \
258 "boot_fit=0\0" \
259 "console=ttyS2,115200n8\0" \
260 "hwconfig=dsp:wake=yes"
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +0530261
Hadli, Manjunath8f5d4682012-02-06 00:30:44 +0000262#ifdef CONFIG_CMD_BDI
263#define CONFIG_CLOCKS
264#endif
265
Adam Ford8d0d6bc2018-07-10 06:47:33 -0500266#if !defined(CONFIG_NAND) && \
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +0530267 !defined(CONFIG_USE_NOR) && \
268 !defined(CONFIG_USE_SPIFLASH)
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +0530269#define CONFIG_ENV_SIZE (16 << 10)
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +0530270#endif
271
Lad, Prabhakar63777662012-06-24 21:35:23 +0000272#ifndef CONFIG_DIRECT_NOR_BOOT
Christian Riesch3d2c8e62011-12-09 09:47:37 +0000273/* defines for SPL */
Tom Rini3f7f2412012-08-14 12:27:13 -0700274#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_TEXT_BASE - \
275 CONFIG_SYS_MALLOC_LEN)
276#define CONFIG_SYS_SPL_MALLOC_SIZE CONFIG_SYS_MALLOC_LEN
Christian Riesch3d2c8e62011-12-09 09:47:37 +0000277#define CONFIG_SPL_STACK 0x8001ff00
278#define CONFIG_SPL_TEXT_BASE 0x80000000
Albert ARIBAUDb7b5f1a2013-04-12 05:14:32 +0000279#define CONFIG_SPL_MAX_FOOTPRINT 32768
Christian Riesch532d5312014-05-07 10:16:28 +0200280#define CONFIG_SPL_PAD_TO 32768
Lad, Prabhakar63777662012-06-24 21:35:23 +0000281#endif
Lad, Prabhakar0d986e62012-06-24 21:35:20 +0000282
283/* Load U-Boot Image From MMC */
Lad, Prabhakar0d986e62012-06-24 21:35:20 +0000284
Heiko Schocherab86f722010-09-17 13:10:42 +0200285/* additions for new relocation code, must added to all boards */
Heiko Schocherab86f722010-09-17 13:10:42 +0200286#define CONFIG_SYS_SDRAM_BASE 0xc0000000
Lad, Prabhakar63777662012-06-24 21:35:23 +0000287
288#ifdef CONFIG_DIRECT_NOR_BOOT
289#define CONFIG_SYS_INIT_SP_ADDR 0x8001ff00
290#else
Heiko Schocherab86f722010-09-17 13:10:42 +0200291#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + 0x1000 - /* Fix this */ \
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200292 GENERATED_GBL_DATA_SIZE)
Lad, Prabhakar63777662012-06-24 21:35:23 +0000293#endif /* CONFIG_DIRECT_NOR_BOOT */
Simon Glass89f5eaa2017-05-17 08:23:09 -0600294
295#include <asm/arch/hardware.h>
296
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +0530297#endif /* __CONFIG_H */