blob: 2d8951964a85c4dd9222fd6d2b330edc54f9f254 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Akshay Bhatf9162b12016-01-29 15:16:40 -05002/*
3 * Copyright 2015 Timesys Corporation
4 * Copyright 2015 General Electric Company
5 * Copyright 2012 Freescale Semiconductor, Inc.
Akshay Bhatf9162b12016-01-29 15:16:40 -05006 */
7
Simon Glass91caa3b2023-08-21 21:17:01 -06008#include <event.h>
Simon Glass4d72caa2020-05-10 11:40:01 -06009#include <image.h>
Simon Glass52559322019-11-14 12:57:46 -070010#include <init.h>
Akshay Bhatf9162b12016-01-29 15:16:40 -050011#include <asm/arch/clock.h>
12#include <asm/arch/imx-regs.h>
13#include <asm/arch/iomux.h>
14#include <asm/arch/mx6-pins.h>
Simon Glass9fb625c2019-08-01 09:46:51 -060015#include <env.h>
Simon Glass401d1c42020-10-30 21:38:53 -060016#include <asm/global_data.h>
Simon Glassc05ed002020-05-10 11:40:11 -060017#include <linux/delay.h>
Masahiro Yamada1221ce42016-09-21 11:28:55 +090018#include <linux/errno.h>
Ian Ray61c4c2b2019-01-31 16:21:18 +020019#include <linux/libfdt.h>
Akshay Bhatf9162b12016-01-29 15:16:40 -050020#include <asm/gpio.h>
Stefano Babic552a8482017-06-29 10:16:06 +020021#include <asm/mach-imx/iomux-v3.h>
22#include <asm/mach-imx/boot_mode.h>
23#include <asm/mach-imx/video.h>
Akshay Bhatf9162b12016-01-29 15:16:40 -050024#include <mmc.h>
Yangbo Lue37ac712019-06-21 11:42:28 +080025#include <fsl_esdhc_imx.h>
Akshay Bhatf9162b12016-01-29 15:16:40 -050026#include <miiphy.h>
Martyn Welchcf678b32018-01-10 20:31:30 +010027#include <net.h>
Akshay Bhatf9162b12016-01-29 15:16:40 -050028#include <netdev.h>
29#include <asm/arch/mxc_hdmi.h>
30#include <asm/arch/crm_regs.h>
31#include <asm/io.h>
32#include <asm/arch/sys_proto.h>
Robert Beckett1dec7fa2020-01-31 15:07:54 +020033#include <power/regulator.h>
34#include <power/da9063_pmic.h>
Sebastian Reichel512bda92021-04-23 16:15:07 +020035#include <power/pmic.h>
Diego Dorta7594c512017-09-22 12:12:18 -030036#include <input.h>
Akshay Bhat54971ac2016-04-12 18:13:59 -040037#include <pwm.h>
Pali Rohárbdfb6d72021-08-02 15:18:31 +020038#include <version_string.h>
Ian Raybe2808c2017-08-22 09:03:54 +030039#include <stdlib.h>
Robert Beckett8c267392019-11-12 19:15:11 +000040#include <dm/root.h>
Sebastian Reichel36e3e7d2020-09-02 19:31:43 +020041#include "../common/ge_rtc.h"
Martyn Welchb418dfe2017-11-08 15:35:15 +000042#include "../common/vpd_reader.h"
Hannu Lounento28506452018-01-10 20:31:31 +010043#include "../../../drivers/net/e1000.h"
Denis Zalevskiyb565b182019-11-12 19:15:17 +000044#include <pci.h>
Robert Beckett92faf432020-01-31 15:07:59 +020045#include <panel.h>
Denis Zalevskiyb565b182019-11-12 19:15:17 +000046
Akshay Bhatf9162b12016-01-29 15:16:40 -050047DECLARE_GLOBAL_DATA_PTR;
48
Sebastian Reichel2d86fb32020-11-04 17:18:41 +010049#define VPD_PRODUCT_B850 1
50#define VPD_PRODUCT_B650 2
51#define VPD_PRODUCT_B450 3
52
Sebastian Reichel717bf502020-12-15 00:41:57 +010053#define AR8033_DBG_REG_ADDR 0x1d
54#define AR8033_DBG_REG_DATA 0x1e
55#define AR8033_SERDES_REG 0x5
56
Sebastian Reichel2d86fb32020-11-04 17:18:41 +010057static int productid; /* Default to generic. */
Nandor Han5e604e22018-04-25 16:57:01 +020058static struct vpd_cache vpd;
59
Justin Waters7d0b8cf2016-04-13 17:03:18 -040060#define NC_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
61 PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | \
62 PAD_CTL_HYS)
63
Akshay Bhatf9162b12016-01-29 15:16:40 -050064int dram_init(void)
65{
Fabio Estevamc6a51ba2016-07-23 13:23:40 -030066 gd->ram_size = imx_ddr_size();
Akshay Bhatf9162b12016-01-29 15:16:40 -050067
68 return 0;
69}
70
Akshay Bhatf9162b12016-01-29 15:16:40 -050071int board_phy_config(struct phy_device *phydev)
72{
Sebastian Reichel717bf502020-12-15 00:41:57 +010073 /*
74 * Set reserved bits to avoid board specific voltage peak issue. The
75 * value is a magic number provided directly by Qualcomm. Note, that
76 * PHY driver will take control of BIT(8) in this register to control
77 * TX clock delay, so we do not initialize that bit here.
78 */
79 phy_write(phydev, MDIO_DEVAD_NONE, AR8033_DBG_REG_ADDR, AR8033_SERDES_REG);
80 phy_write(phydev, MDIO_DEVAD_NONE, AR8033_DBG_REG_DATA, 0x3c47);
Akshay Bhatf9162b12016-01-29 15:16:40 -050081
82 if (phydev->drv->config)
83 phydev->drv->config(phydev);
84
85 return 0;
86}
87
88#if defined(CONFIG_VIDEO_IPUV3)
Robert Beckett92faf432020-01-31 15:07:59 +020089static void do_enable_backlight(struct display_info_t const *dev)
90{
91 struct udevice *panel;
92 int ret;
93
94 ret = uclass_get_device(UCLASS_PANEL, 0, &panel);
95 if (ret) {
96 printf("Could not find panel: %d\n", ret);
97 return;
98 }
99
100 panel_set_backlight(panel, 100);
101 panel_enable_backlight(panel);
102}
Akshay Bhatf9162b12016-01-29 15:16:40 -0500103
104static void do_enable_hdmi(struct display_info_t const *dev)
105{
106 imx_enable_hdmi_phy();
107}
108
Ian Ray7927ff72018-04-25 16:57:02 +0200109static int is_b850v3(void)
110{
Sebastian Reichel2d86fb32020-11-04 17:18:41 +0100111 return productid == VPD_PRODUCT_B850;
Ian Ray7927ff72018-04-25 16:57:02 +0200112}
113
Ian Ray63f0ec52018-04-25 16:56:58 +0200114static int detect_lcd(struct display_info_t const *dev)
Akshay Bhatf9162b12016-01-29 15:16:40 -0500115{
Ian Ray7927ff72018-04-25 16:57:02 +0200116 return !is_b850v3();
Akshay Bhatf9162b12016-01-29 15:16:40 -0500117}
118
119struct display_info_t const displays[] = {{
120 .bus = -1,
121 .addr = -1,
122 .pixfmt = IPU_PIX_FMT_RGB24,
Ian Ray63f0ec52018-04-25 16:56:58 +0200123 .detect = detect_lcd,
Robert Beckett92faf432020-01-31 15:07:59 +0200124 .enable = do_enable_backlight,
Akshay Bhatf9162b12016-01-29 15:16:40 -0500125 .mode = {
126 .name = "G121X1-L03",
127 .refresh = 60,
128 .xres = 1024,
129 .yres = 768,
130 .pixclock = 15385,
131 .left_margin = 20,
132 .right_margin = 300,
133 .upper_margin = 30,
134 .lower_margin = 8,
135 .hsync_len = 1,
136 .vsync_len = 1,
137 .sync = FB_SYNC_EXT,
138 .vmode = FB_VMODE_NONINTERLACED
139} }, {
140 .bus = -1,
141 .addr = 3,
142 .pixfmt = IPU_PIX_FMT_RGB24,
143 .detect = detect_hdmi,
144 .enable = do_enable_hdmi,
145 .mode = {
146 .name = "HDMI",
147 .refresh = 60,
148 .xres = 1024,
149 .yres = 768,
150 .pixclock = 15385,
151 .left_margin = 220,
152 .right_margin = 40,
153 .upper_margin = 21,
154 .lower_margin = 7,
155 .hsync_len = 60,
156 .vsync_len = 10,
157 .sync = FB_SYNC_EXT,
158 .vmode = FB_VMODE_NONINTERLACED
159} } };
160size_t display_count = ARRAY_SIZE(displays);
161
Akshay Bhat494d43e2016-04-12 18:13:58 -0400162static void enable_videopll(void)
163{
164 struct mxc_ccm_reg *ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
165 s32 timeout = 100000;
166
167 setbits_le32(&ccm->analog_pll_video, BM_ANADIG_PLL_VIDEO_POWERDOWN);
168
Ian Rayd9ea0d72018-10-15 09:59:44 +0200169 /* PLL_VIDEO 455MHz (24MHz * (37+11/12) / 2)
170 * |
171 * PLL5
172 * |
173 * CS2CDR[LDB_DI0_CLK_SEL]
174 * |
175 * +----> LDB_DI0_SERIAL_CLK_ROOT
176 * |
177 * +--> CSCMR2[LDB_DI0_IPU_DIV] --> LDB_DI0_IPU 455 / 7 = 65 MHz
178 */
179
Akshay Bhat494d43e2016-04-12 18:13:58 -0400180 clrsetbits_le32(&ccm->analog_pll_video,
181 BM_ANADIG_PLL_VIDEO_DIV_SELECT |
182 BM_ANADIG_PLL_VIDEO_POST_DIV_SELECT,
183 BF_ANADIG_PLL_VIDEO_DIV_SELECT(37) |
Ian Rayd9ea0d72018-10-15 09:59:44 +0200184 BF_ANADIG_PLL_VIDEO_POST_DIV_SELECT(1));
Akshay Bhat494d43e2016-04-12 18:13:58 -0400185
186 writel(BF_ANADIG_PLL_VIDEO_NUM_A(11), &ccm->analog_pll_video_num);
187 writel(BF_ANADIG_PLL_VIDEO_DENOM_B(12), &ccm->analog_pll_video_denom);
188
189 clrbits_le32(&ccm->analog_pll_video, BM_ANADIG_PLL_VIDEO_POWERDOWN);
190
191 while (timeout--)
192 if (readl(&ccm->analog_pll_video) & BM_ANADIG_PLL_VIDEO_LOCK)
193 break;
194
195 if (timeout < 0)
196 printf("Warning: video pll lock timeout!\n");
197
198 clrsetbits_le32(&ccm->analog_pll_video,
199 BM_ANADIG_PLL_VIDEO_BYPASS,
200 BM_ANADIG_PLL_VIDEO_ENABLE);
201}
202
Akshay Bhatde708da2016-04-12 18:13:57 -0400203static void setup_display_b850v3(void)
Akshay Bhatf9162b12016-01-29 15:16:40 -0500204{
205 struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
206 struct iomuxc *iomux = (struct iomuxc *)IOMUXC_BASE_ADDR;
Akshay Bhatf9162b12016-01-29 15:16:40 -0500207
Akshay Bhat494d43e2016-04-12 18:13:58 -0400208 enable_videopll();
209
Ian Rayd9ea0d72018-10-15 09:59:44 +0200210 /* IPU1 DI0 clock is 455MHz / 7 = 65MHz */
211 setbits_le32(&mxc_ccm->cscmr2, MXC_CCM_CSCMR2_LDB_DI0_IPU_DIV);
Akshay Bhatde708da2016-04-12 18:13:57 -0400212
Akshay Bhatf9162b12016-01-29 15:16:40 -0500213 imx_setup_hdmi();
214
Akshay Bhatde708da2016-04-12 18:13:57 -0400215 /* Set LDB_DI0 as clock source for IPU_DI0 */
216 clrsetbits_le32(&mxc_ccm->chsccdr,
217 MXC_CCM_CHSCCDR_IPU1_DI0_CLK_SEL_MASK,
218 (CHSCCDR_CLK_SEL_LDB_DI0 <<
219 MXC_CCM_CHSCCDR_IPU1_DI0_CLK_SEL_OFFSET));
Akshay Bhatf9162b12016-01-29 15:16:40 -0500220
Akshay Bhatde708da2016-04-12 18:13:57 -0400221 /* Turn on IPU LDB DI0 clocks */
222 setbits_le32(&mxc_ccm->CCGR3, MXC_CCM_CCGR3_LDB_DI0_MASK);
Akshay Bhatf9162b12016-01-29 15:16:40 -0500223
Akshay Bhatde708da2016-04-12 18:13:57 -0400224 enable_ipu_clock();
Akshay Bhatf9162b12016-01-29 15:16:40 -0500225
Akshay Bhatde708da2016-04-12 18:13:57 -0400226 writel(IOMUXC_GPR2_BGREF_RRMODE_EXTERNAL_RES |
227 IOMUXC_GPR2_DI1_VS_POLARITY_ACTIVE_LOW |
228 IOMUXC_GPR2_DI0_VS_POLARITY_ACTIVE_LOW |
229 IOMUXC_GPR2_BIT_MAPPING_CH1_SPWG |
230 IOMUXC_GPR2_DATA_WIDTH_CH1_24BIT |
231 IOMUXC_GPR2_BIT_MAPPING_CH0_SPWG |
232 IOMUXC_GPR2_DATA_WIDTH_CH0_24BIT |
233 IOMUXC_GPR2_SPLIT_MODE_EN_MASK |
234 IOMUXC_GPR2_LVDS_CH0_MODE_ENABLED_DI0 |
235 IOMUXC_GPR2_LVDS_CH1_MODE_ENABLED_DI0,
236 &iomux->gpr[2]);
Akshay Bhatf9162b12016-01-29 15:16:40 -0500237
Akshay Bhatde708da2016-04-12 18:13:57 -0400238 clrbits_le32(&iomux->gpr[3],
239 IOMUXC_GPR3_LVDS0_MUX_CTL_MASK |
240 IOMUXC_GPR3_LVDS1_MUX_CTL_MASK |
241 IOMUXC_GPR3_HDMI_MUX_CTL_MASK);
242}
Akshay Bhatf9162b12016-01-29 15:16:40 -0500243
Akshay Bhatde708da2016-04-12 18:13:57 -0400244static void setup_display_bx50v3(void)
245{
246 struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
247 struct iomuxc *iomux = (struct iomuxc *)IOMUXC_BASE_ADDR;
248
Ian Ray70168a72018-04-25 16:57:00 +0200249 enable_videopll();
250
Akshay Bhat8d293f42016-04-12 18:14:00 -0400251 /* When a reset/reboot is performed the display power needs to be turned
252 * off for atleast 500ms. The boot time is ~300ms, we need to wait for
253 * an additional 200ms here. Unfortunately we use external PMIC for
254 * doing the reset, so can not differentiate between POR vs soft reset
255 */
256 mdelay(200);
257
Ian Rayd9ea0d72018-10-15 09:59:44 +0200258 /* IPU1 DI0 clock is 455MHz / 7 = 65MHz */
Akshay Bhatde708da2016-04-12 18:13:57 -0400259 setbits_le32(&mxc_ccm->cscmr2, MXC_CCM_CSCMR2_LDB_DI0_IPU_DIV);
260
261 /* Set LDB_DI0 as clock source for IPU_DI0 */
262 clrsetbits_le32(&mxc_ccm->chsccdr,
263 MXC_CCM_CHSCCDR_IPU1_DI0_CLK_SEL_MASK,
264 (CHSCCDR_CLK_SEL_LDB_DI0 <<
265 MXC_CCM_CHSCCDR_IPU1_DI0_CLK_SEL_OFFSET));
266
267 /* Turn on IPU LDB DI0 clocks */
268 setbits_le32(&mxc_ccm->CCGR3, MXC_CCM_CCGR3_LDB_DI0_MASK);
269
270 enable_ipu_clock();
271
272 writel(IOMUXC_GPR2_BGREF_RRMODE_EXTERNAL_RES |
273 IOMUXC_GPR2_DI0_VS_POLARITY_ACTIVE_LOW |
274 IOMUXC_GPR2_BIT_MAPPING_CH0_SPWG |
275 IOMUXC_GPR2_DATA_WIDTH_CH0_24BIT |
276 IOMUXC_GPR2_LVDS_CH0_MODE_ENABLED_DI0,
277 &iomux->gpr[2]);
278
279 clrsetbits_le32(&iomux->gpr[3],
280 IOMUXC_GPR3_LVDS0_MUX_CTL_MASK,
281 (IOMUXC_GPR3_MUX_SRC_IPU1_DI0 <<
282 IOMUXC_GPR3_LVDS0_MUX_CTL_OFFSET));
Akshay Bhatf9162b12016-01-29 15:16:40 -0500283}
284#endif /* CONFIG_VIDEO_IPUV3 */
285
286/*
287 * Do not overwrite the console
288 * Use always serial for U-Boot console
289 */
290int overwrite_console(void)
291{
292 return 1;
293}
294
Ian Raybe2808c2017-08-22 09:03:54 +0300295#define VPD_TYPE_INVALID 0x00
296#define VPD_BLOCK_NETWORK 0x20
297#define VPD_BLOCK_HWID 0x44
Martyn Welchcf678b32018-01-10 20:31:30 +0100298#define VPD_HAS_MAC1 0x1
Hannu Lounento28506452018-01-10 20:31:31 +0100299#define VPD_HAS_MAC2 0x2
Martyn Welchcf678b32018-01-10 20:31:30 +0100300#define VPD_MAC_ADDRESS_LENGTH 6
Ian Raybe2808c2017-08-22 09:03:54 +0300301
302struct vpd_cache {
Denis Zalevskiy4dcbccf2018-10-17 10:33:30 +0200303 bool is_read;
Martyn Welchcf678b32018-01-10 20:31:30 +0100304 u8 product_id;
305 u8 has;
306 unsigned char mac1[VPD_MAC_ADDRESS_LENGTH];
Hannu Lounento28506452018-01-10 20:31:31 +0100307 unsigned char mac2[VPD_MAC_ADDRESS_LENGTH];
Ian Raybe2808c2017-08-22 09:03:54 +0300308};
309
310/*
311 * Extracts MAC and product information from the VPD.
312 */
Denis Zalevskiy4dcbccf2018-10-17 10:33:30 +0200313static int vpd_callback(struct vpd_cache *vpd, u8 id, u8 version, u8 type,
Martyn Welchcf678b32018-01-10 20:31:30 +0100314 size_t size, u8 const *data)
Ian Raybe2808c2017-08-22 09:03:54 +0300315{
Martyn Welchcf678b32018-01-10 20:31:30 +0100316 if (id == VPD_BLOCK_HWID && version == 1 && type != VPD_TYPE_INVALID &&
317 size >= 1) {
Ian Raybe2808c2017-08-22 09:03:54 +0300318 vpd->product_id = data[0];
Martyn Welchcf678b32018-01-10 20:31:30 +0100319 } else if (id == VPD_BLOCK_NETWORK && version == 1 &&
320 type != VPD_TYPE_INVALID) {
321 if (size >= 6) {
322 vpd->has |= VPD_HAS_MAC1;
323 memcpy(vpd->mac1, data, VPD_MAC_ADDRESS_LENGTH);
324 }
Hannu Lounento28506452018-01-10 20:31:31 +0100325 if (size >= 12) {
326 vpd->has |= VPD_HAS_MAC2;
327 memcpy(vpd->mac2, data + 6, VPD_MAC_ADDRESS_LENGTH);
328 }
Ian Raybe2808c2017-08-22 09:03:54 +0300329 }
330
331 return 0;
332}
333
Ian Raybe2808c2017-08-22 09:03:54 +0300334static void process_vpd(struct vpd_cache *vpd)
335{
Denis Zalevskiyb565b182019-11-12 19:15:17 +0000336 int fec_index = 0;
Hannu Lounento28506452018-01-10 20:31:31 +0100337 int i210_index = -1;
Martyn Welchcf678b32018-01-10 20:31:30 +0100338
Denis Zalevskiy4dcbccf2018-10-17 10:33:30 +0200339 if (!vpd->is_read) {
340 printf("VPD wasn't read");
341 return;
342 }
343
Denis Zalevskiyb565b182019-11-12 19:15:17 +0000344 if (vpd->has & VPD_HAS_MAC1)
345 eth_env_set_enetaddr_by_index("eth", fec_index, vpd->mac1);
346
347 env_set("ethact", "eth0");
348
Martyn Welchcf678b32018-01-10 20:31:30 +0100349 switch (vpd->product_id) {
350 case VPD_PRODUCT_B450:
Denis Zalevskiyb565b182019-11-12 19:15:17 +0000351 i210_index = 1;
Ian Rayf07b3142018-01-10 20:31:33 +0100352 break;
353 case VPD_PRODUCT_B650:
Denis Zalevskiyb565b182019-11-12 19:15:17 +0000354 i210_index = 1;
Martyn Welchcf678b32018-01-10 20:31:30 +0100355 break;
356 case VPD_PRODUCT_B850:
Denis Zalevskiyb565b182019-11-12 19:15:17 +0000357 i210_index = 2;
Martyn Welchcf678b32018-01-10 20:31:30 +0100358 break;
Ian Raybe2808c2017-08-22 09:03:54 +0300359 }
Martyn Welchcf678b32018-01-10 20:31:30 +0100360
Hannu Lounento28506452018-01-10 20:31:31 +0100361 if (i210_index >= 0 && (vpd->has & VPD_HAS_MAC2))
362 eth_env_set_enetaddr_by_index("eth", i210_index, vpd->mac2);
Ian Raybe2808c2017-08-22 09:03:54 +0300363}
364
Akshay Bhatf9162b12016-01-29 15:16:40 -0500365static iomux_v3_cfg_t const misc_pads[] = {
366 MX6_PAD_KEY_ROW2__GPIO4_IO11 | MUX_PAD_CTRL(NO_PAD_CTRL),
Justin Waters7d0b8cf2016-04-13 17:03:18 -0400367 MX6_PAD_EIM_A25__GPIO5_IO02 | MUX_PAD_CTRL(NC_PAD_CTRL),
368 MX6_PAD_EIM_CS0__GPIO2_IO23 | MUX_PAD_CTRL(NC_PAD_CTRL),
369 MX6_PAD_EIM_CS1__GPIO2_IO24 | MUX_PAD_CTRL(NC_PAD_CTRL),
370 MX6_PAD_EIM_OE__GPIO2_IO25 | MUX_PAD_CTRL(NC_PAD_CTRL),
371 MX6_PAD_EIM_BCLK__GPIO6_IO31 | MUX_PAD_CTRL(NC_PAD_CTRL),
372 MX6_PAD_GPIO_1__GPIO1_IO01 | MUX_PAD_CTRL(NC_PAD_CTRL),
Martyn Welch6d656492018-01-10 20:31:32 +0100373 MX6_PAD_GPIO_9__WDOG1_B | MUX_PAD_CTRL(NC_PAD_CTRL),
Akshay Bhatf9162b12016-01-29 15:16:40 -0500374};
375#define SUS_S3_OUT IMX_GPIO_NR(4, 11)
Ian Ray4f1970f2020-11-04 17:18:43 +0100376#define PWGIN_IN IMX_GPIO_NR(4, 14)
Akshay Bhatf9162b12016-01-29 15:16:40 -0500377#define WIFI_EN IMX_GPIO_NR(6, 14)
378
379int board_early_init_f(void)
380{
381 imx_iomux_v3_setup_multiple_pads(misc_pads,
382 ARRAY_SIZE(misc_pads));
383
Akshay Bhat494d43e2016-04-12 18:13:58 -0400384#if defined(CONFIG_VIDEO_IPUV3)
Ian Rayd9ea0d72018-10-15 09:59:44 +0200385 /* Set LDB clock to Video PLL */
386 select_ldb_di_clock_source(MXC_PLL5_CLK);
Akshay Bhat494d43e2016-04-12 18:13:58 -0400387#endif
Akshay Bhatf9162b12016-01-29 15:16:40 -0500388 return 0;
389}
390
391int board_init(void)
392{
Sebastian Reicheldef6f532020-09-02 19:31:45 +0200393 if (!read_i2c_vpd(&vpd, vpd_callback)) {
Robert Beckett8c267392019-11-12 19:15:11 +0000394 int ret, rescan;
395
Denis Zalevskiy4dcbccf2018-10-17 10:33:30 +0200396 vpd.is_read = true;
Sebastian Reichel2d86fb32020-11-04 17:18:41 +0100397 productid = vpd.product_id;
Robert Beckett8c267392019-11-12 19:15:11 +0000398
399 ret = fdtdec_resetup(&rescan);
400 if (!ret && rescan) {
401 dm_uninit();
402 dm_init_and_scan(false);
403 }
Denis Zalevskiy4dcbccf2018-10-17 10:33:30 +0200404 }
Nandor Han5e604e22018-04-25 16:57:01 +0200405
Ian Ray06f2e032019-01-31 16:21:13 +0200406 gpio_request(SUS_S3_OUT, "sus_s3_out");
Akshay Bhatf9162b12016-01-29 15:16:40 -0500407 gpio_direction_output(SUS_S3_OUT, 1);
Ian Ray06f2e032019-01-31 16:21:13 +0200408
Ian Ray4f1970f2020-11-04 17:18:43 +0100409 gpio_request(PWGIN_IN, "pwgin_in");
410 gpio_direction_input(PWGIN_IN);
411
Ian Ray06f2e032019-01-31 16:21:13 +0200412 gpio_request(WIFI_EN, "wifi_en");
Akshay Bhatf9162b12016-01-29 15:16:40 -0500413 gpio_direction_output(WIFI_EN, 1);
Ian Ray06f2e032019-01-31 16:21:13 +0200414
Akshay Bhatf9162b12016-01-29 15:16:40 -0500415#if defined(CONFIG_VIDEO_IPUV3)
Ian Ray7927ff72018-04-25 16:57:02 +0200416 if (is_b850v3())
Akshay Bhatde708da2016-04-12 18:13:57 -0400417 setup_display_b850v3();
418 else
419 setup_display_bx50v3();
Akshay Bhatf9162b12016-01-29 15:16:40 -0500420#endif
Ian Ray06f2e032019-01-31 16:21:13 +0200421
Akshay Bhatf9162b12016-01-29 15:16:40 -0500422 /* address of boot parameters */
423 gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
424
Akshay Bhatf9162b12016-01-29 15:16:40 -0500425 return 0;
426}
427
428#ifdef CONFIG_CMD_BMODE
429static const struct boot_mode board_boot_modes[] = {
430 /* 4 bit bus width */
431 {"sd2", MAKE_CFGVAL(0x40, 0x28, 0x00, 0x00)},
432 {"sd3", MAKE_CFGVAL(0x40, 0x30, 0x00, 0x00)},
433 {NULL, 0},
434};
435#endif
436
Sebastian Reichel512bda92021-04-23 16:15:07 +0200437
438/*
439 * The SoM used by these boards has XTAL not connected despite datasheet
440 * suggesting connecting unused XTAL pins to ground. Without explicitly
441 * clearing the CRYSTAL bit the system runs unstable and sometimes reboots
442 * unexpectedly.
443 */
444static void pmic_crystal_fix(void)
445{
446 struct udevice *pmic;
447 static const uint EN_32K_CRYSTAL = (1 << 3);
448
449 if (pmic_get("pmic@58", &pmic)) {
450 puts("failed to get device for PMIC\n");
451 return;
452 }
453
454 if (pmic_clrsetbits(pmic, DA9063_REG_EN_32K, EN_32K_CRYSTAL, 0) < 0) {
455 puts("failed to clear CRYSTAL bit\n");
456 return;
457 }
458}
459
Ken Lin22d358d2016-11-18 12:20:54 -0500460void pmic_init(void)
461{
Robert Beckett1dec7fa2020-01-31 15:07:54 +0200462 struct udevice *reg;
463 int ret, i;
464 static const char * const bucks[] = {
465 "bcore1",
466 "bcore2",
467 "bpro",
468 "bmem",
469 "bio",
470 "bperi",
471 };
Ken Lin22d358d2016-11-18 12:20:54 -0500472
Sebastian Reichel512bda92021-04-23 16:15:07 +0200473 pmic_crystal_fix();
474
Robert Beckett1dec7fa2020-01-31 15:07:54 +0200475 for (i = 0; i < ARRAY_SIZE(bucks); i++) {
476 ret = regulator_get_by_devname(bucks[i], &reg);
477 if (reg < 0) {
478 printf("%s(): Unable to get regulator %s: %d\n",
479 __func__, bucks[i], ret);
480 continue;
481 }
482 regulator_set_mode(reg, DA9063_BUCKMODE_SYNC);
483 }
Ken Lin22d358d2016-11-18 12:20:54 -0500484}
485
Ian Ray4f1970f2020-11-04 17:18:43 +0100486static void detect_boot_cause(void)
487{
488 const char *cause = "POR";
489
490 if (is_b850v3())
491 if (!gpio_get_value(PWGIN_IN))
492 cause = "PM_WDOG";
493
494 env_set("bootcause", cause);
495}
496
Akshay Bhatf9162b12016-01-29 15:16:40 -0500497int board_late_init(void)
498{
Nandor Han5e604e22018-04-25 16:57:01 +0200499 process_vpd(&vpd);
Martyn Welchcf678b32018-01-10 20:31:30 +0100500
Akshay Bhatf9162b12016-01-29 15:16:40 -0500501#ifdef CONFIG_CMD_BMODE
502 add_board_boot_modes(board_boot_modes);
503#endif
Andrew Shadura0c344e62016-05-24 15:56:17 +0200504
Ian Ray06a3e432018-04-25 16:57:03 +0200505 if (is_b850v3())
506 env_set("videoargs", "video=DP-1:1024x768@60 video=HDMI-A-1:1024x768@60");
Ian Ray9aa7c152018-10-15 09:59:45 +0200507 else
508 env_set("videoargs", "video=LVDS-1:1024x768@65");
Ian Ray06a3e432018-04-25 16:57:03 +0200509
Ian Ray4f1970f2020-11-04 17:18:43 +0100510 detect_boot_cause();
511
Ken Lin22d358d2016-11-18 12:20:54 -0500512 /* board specific pmic init */
513 pmic_init();
514
Nandor Han886678f2018-01-10 20:31:38 +0100515 check_time();
516
Denis Zalevskiyb565b182019-11-12 19:15:17 +0000517 pci_init();
518
Akshay Bhatf9162b12016-01-29 15:16:40 -0500519 return 0;
520}
521
Hannu Lounento28506452018-01-10 20:31:31 +0100522/*
523 * Removes the 'eth[0-9]*addr' environment variable with the given index
524 *
525 * @param index [in] the index of the eth_device whose variable is to be removed
526 */
527static void remove_ethaddr_env_var(int index)
528{
529 char env_var_name[9];
530
531 sprintf(env_var_name, index == 0 ? "ethaddr" : "eth%daddr", index);
532 env_set(env_var_name, NULL);
533}
534
Simon Glass91caa3b2023-08-21 21:17:01 -0600535static int last_stage_init(void)
Martyn Welchcf678b32018-01-10 20:31:30 +0100536{
Hannu Lounento28506452018-01-10 20:31:31 +0100537 int i;
538
539 /*
540 * Remove first three ethaddr which may have been created by
541 * function process_vpd().
542 */
543 for (i = 0; i < 3; ++i)
544 remove_ethaddr_env_var(i);
Martyn Welchcf678b32018-01-10 20:31:30 +0100545
546 return 0;
547}
Simon Glass91caa3b2023-08-21 21:17:01 -0600548EVENT_SPY_SIMPLE(EVT_LAST_STAGE_INIT, last_stage_init);
Martyn Welchcf678b32018-01-10 20:31:30 +0100549
Akshay Bhatf9162b12016-01-29 15:16:40 -0500550int checkboard(void)
551{
Tom Rini47267f82022-03-21 21:33:32 -0400552 printf("BOARD: General Electric Bx50v3\n");
Akshay Bhatf9162b12016-01-29 15:16:40 -0500553 return 0;
554}
Ian Ray6c0e6b42018-04-04 10:50:17 +0200555
Ian Ray61c4c2b2019-01-31 16:21:18 +0200556#ifdef CONFIG_OF_BOARD_SETUP
Masahiro Yamadab75d8dc2020-06-26 15:13:33 +0900557int ft_board_setup(void *blob, struct bd_info *bd)
Ian Ray61c4c2b2019-01-31 16:21:18 +0200558{
Ian Rayb186cfa2019-11-12 19:15:18 +0000559 char *rtc_status = env_get("rtc_status");
560
Ian Ray61c4c2b2019-01-31 16:21:18 +0200561 fdt_setprop(blob, 0, "ge,boot-ver", version_string,
Ian Rayb186cfa2019-11-12 19:15:18 +0000562 strlen(version_string) + 1);
563
564 fdt_setprop(blob, 0, "ge,rtc-status", rtc_status,
565 strlen(rtc_status) + 1);
Ian Ray61c4c2b2019-01-31 16:21:18 +0200566 return 0;
567}
568#endif
569
Robert Beckett8c267392019-11-12 19:15:11 +0000570int board_fit_config_name_match(const char *name)
571{
Sebastian Reichelc44d3742020-12-15 00:41:56 +0100572 const char *machine = name;
573
Robert Beckett8c267392019-11-12 19:15:11 +0000574 if (!vpd.is_read)
575 return strcmp(name, "imx6q-bx50v3");
576
Sebastian Reichelc44d3742020-12-15 00:41:56 +0100577 if (!strncmp(machine, "Boot ", 5))
578 machine += 5;
579 if (!strncmp(machine, "imx6q-", 6))
580 machine += 6;
581
Robert Beckett8c267392019-11-12 19:15:11 +0000582 switch (vpd.product_id) {
583 case VPD_PRODUCT_B450:
Sebastian Reichelc44d3742020-12-15 00:41:56 +0100584 return strcasecmp(machine, "b450v3");
Robert Beckett8c267392019-11-12 19:15:11 +0000585 case VPD_PRODUCT_B650:
Sebastian Reichelc44d3742020-12-15 00:41:56 +0100586 return strcasecmp(machine, "b650v3");
Robert Beckett8c267392019-11-12 19:15:11 +0000587 case VPD_PRODUCT_B850:
Sebastian Reichelc44d3742020-12-15 00:41:56 +0100588 return strcasecmp(machine, "b850v3");
Robert Beckett8c267392019-11-12 19:15:11 +0000589 default:
590 return -1;
591 }
592}
593
594int embedded_dtb_select(void)
595{
596 vpd.is_read = false;
597 return fdtdec_setup();
598}