blob: 2167dcd4444cefa6bf44dae34143f451b3a346af [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
wdenk42d1f032003-10-15 23:53:47 +00002/*
Kumar Gala7c57f3e2011-01-11 00:52:35 -06003 * Copyright 2004, 2011 Freescale Semiconductor.
wdenk42d1f032003-10-15 23:53:47 +00004 * (C) Copyright 2002,2003 Motorola,Inc.
5 * Xianghua Xiao <X.Xiao@motorola.com>
wdenk42d1f032003-10-15 23:53:47 +00006 */
7
wdenk0ac6f8b2004-07-09 23:27:13 +00008/*
9 * mpc8560ads board configuration file
10 *
11 * Please refer to doc/README.mpc85xx for more info.
12 *
13 * Make sure you change the MAC address and other network params first,
Joe Hershberger92ac5202015-05-04 14:55:14 -050014 * search for CONFIG_SERVERIP, etc. in this file.
wdenk42d1f032003-10-15 23:53:47 +000015 */
16
17#ifndef __CONFIG_H
18#define __CONFIG_H
19
Simon Glassc05ed002020-05-10 11:40:11 -060020#include <linux/delay.h>
21
wdenk42d1f032003-10-15 23:53:47 +000022/* High Level Configuration Options */
Jon Loeliger9c4c5ae2005-07-23 10:37:35 -050023#define CONFIG_CPM2 1 /* has CPM2 */
wdenk42d1f032003-10-15 23:53:47 +000024
Wolfgang Denk2ae18242010-10-06 09:05:45 +020025/*
26 * default CCARBAR is at 0xff700000
27 * assume U-Boot is less than 0.5MB
28 */
Wolfgang Denk2ae18242010-10-06 09:05:45 +020029
Kumar Gala0151cba2008-10-21 11:33:58 -050030#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Peter Tyser004eca02009-09-16 22:03:08 -050031#define CONFIG_RESET_PHY_R 1 /* Call reset_phy() */
wdenk42d1f032003-10-15 23:53:47 +000032
wdenk0ac6f8b2004-07-09 23:27:13 +000033/*
34 * sysclk for MPC85xx
35 *
36 * Two valid values are:
37 * 33000000
38 * 66000000
39 *
40 * Most PCI cards are still 33Mhz, so in the presence of PCI, 33MHz
wdenk9aea9532004-08-01 23:02:45 +000041 * is likely the desired value here, so that is now the default.
42 * The board, however, can run at 66MHz. In any event, this value
43 * must match the settings of some switches. Details can be found
44 * in the README.mpc85xxads.
wdenk0ac6f8b2004-07-09 23:27:13 +000045 */
46
wdenk9aea9532004-08-01 23:02:45 +000047#ifndef CONFIG_SYS_CLK_FREQ
48#define CONFIG_SYS_CLK_FREQ 33000000
wdenk42d1f032003-10-15 23:53:47 +000049#endif
50
wdenk0ac6f8b2004-07-09 23:27:13 +000051/*
52 * These can be toggled for performance analysis, otherwise use default.
53 */
54#define CONFIG_L2_CACHE /* toggle L2 cache */
55#define CONFIG_BTB /* toggle branch predition */
wdenk42d1f032003-10-15 23:53:47 +000056
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020057#define CONFIG_SYS_INIT_DBCR DBCR_IDM /* Enable Debug Exceptions */
wdenk42d1f032003-10-15 23:53:47 +000058
Timur Tabie46fedf2011-08-04 18:03:41 -050059#define CONFIG_SYS_CCSRBAR 0xe0000000
60#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
wdenk42d1f032003-10-15 23:53:47 +000061
Jon Loeliger8b625112008-03-18 11:12:44 -050062/* DDR Setup */
Jon Loeliger8b625112008-03-18 11:12:44 -050063#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
wdenk9aea9532004-08-01 23:02:45 +000064
Jon Loeliger8b625112008-03-18 11:12:44 -050065#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
66
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020067#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
68#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
wdenk9aea9532004-08-01 23:02:45 +000069
Jon Loeliger8b625112008-03-18 11:12:44 -050070#define CONFIG_DIMM_SLOTS_PER_CTLR 1
71#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
wdenk9aea9532004-08-01 23:02:45 +000072
Jon Loeliger8b625112008-03-18 11:12:44 -050073/* I2C addresses of SPD EEPROMs */
74#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
wdenk9aea9532004-08-01 23:02:45 +000075
Jon Loeliger8b625112008-03-18 11:12:44 -050076/* These are used when DDR doesn't use SPD. */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020077#define CONFIG_SYS_SDRAM_SIZE 128 /* DDR is 128MB */
78#define CONFIG_SYS_DDR_CS0_BNDS 0x00000007 /* 0-128MB */
79#define CONFIG_SYS_DDR_CS0_CONFIG 0x80000002
80#define CONFIG_SYS_DDR_TIMING_1 0x37344321
81#define CONFIG_SYS_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning */
82#define CONFIG_SYS_DDR_CONTROL 0xc2000000 /* unbuffered,no DYN_PWR */
83#define CONFIG_SYS_DDR_MODE 0x00000062 /* DLL,normal,seq,4/2.5 */
84#define CONFIG_SYS_DDR_INTERVAL 0x05200100 /* autocharge,no open page */
wdenk42d1f032003-10-15 23:53:47 +000085
wdenk0ac6f8b2004-07-09 23:27:13 +000086/*
87 * SDRAM on the Local Bus
88 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020089#define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
90#define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
wdenk42d1f032003-10-15 23:53:47 +000091
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020092#define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 16M */
wdenk42d1f032003-10-15 23:53:47 +000093
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020094#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
95#define CONFIG_SYS_MAX_FLASH_SECT 64 /* sectors per device */
96#undef CONFIG_SYS_FLASH_CHECKSUM
97#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
98#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
wdenk42d1f032003-10-15 23:53:47 +000099
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200100#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
wdenk0ac6f8b2004-07-09 23:27:13 +0000101
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200102#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
103#define CONFIG_SYS_RAMBOOT
wdenk42d1f032003-10-15 23:53:47 +0000104#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200105#undef CONFIG_SYS_RAMBOOT
wdenk42d1f032003-10-15 23:53:47 +0000106#endif
107
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200108#define CONFIG_SYS_FLASH_EMPTY_INFO
wdenk0ac6f8b2004-07-09 23:27:13 +0000109
wdenk0ac6f8b2004-07-09 23:27:13 +0000110/*
111 * Local Bus Definitions
112 */
113
114/*
115 * Base Register 2 and Option Register 2 configure SDRAM.
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200116 * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
wdenk0ac6f8b2004-07-09 23:27:13 +0000117 *
118 * For BR2, need:
119 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
120 * port-size = 32-bits = BR2[19:20] = 11
121 * no parity checking = BR2[21:22] = 00
122 * SDRAM for MSEL = BR2[24:26] = 011
123 * Valid = BR[31] = 1
124 *
125 * 0 4 8 12 16 20 24 28
126 * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
127 *
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200128 * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into
wdenk0ac6f8b2004-07-09 23:27:13 +0000129 * FIXME: the top 17 bits of BR2.
130 */
131
wdenk0ac6f8b2004-07-09 23:27:13 +0000132/*
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200133 * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
wdenk0ac6f8b2004-07-09 23:27:13 +0000134 *
135 * For OR2, need:
136 * 64MB mask for AM, OR2[0:7] = 1111 1100
137 * XAM, OR2[17:18] = 11
138 * 9 columns OR2[19-21] = 010
139 * 13 rows OR2[23-25] = 100
140 * EAD set for extra time OR[31] = 1
141 *
142 * 0 4 8 12 16 20 24 28
143 * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
144 */
145
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200146#define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */
147#define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
148#define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
149#define CONFIG_SYS_LBC_MRTPR 0x20000000 /* LB refresh timer prescal*/
wdenk0ac6f8b2004-07-09 23:27:13 +0000150
Kumar Galab0fe93ed2009-03-26 01:34:38 -0500151#define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_BSMA1516 \
152 | LSDMR_RFCR5 \
153 | LSDMR_PRETOACT3 \
154 | LSDMR_ACTTORW3 \
155 | LSDMR_BL8 \
156 | LSDMR_WRC2 \
157 | LSDMR_CL3 \
158 | LSDMR_RFEN \
wdenk0ac6f8b2004-07-09 23:27:13 +0000159 )
160
161/*
162 * SDRAM Controller configuration sequence.
163 */
Kumar Galab0fe93ed2009-03-26 01:34:38 -0500164#define CONFIG_SYS_LBC_LSDMR_1 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_PCHALL)
165#define CONFIG_SYS_LBC_LSDMR_2 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
166#define CONFIG_SYS_LBC_LSDMR_3 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
167#define CONFIG_SYS_LBC_LSDMR_4 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_MRW)
168#define CONFIG_SYS_LBC_LSDMR_5 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_NORMAL)
wdenk0ac6f8b2004-07-09 23:27:13 +0000169
wdenk9aea9532004-08-01 23:02:45 +0000170/*
171 * 32KB, 8-bit wide for ADS config reg
172 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200173#define CONFIG_SYS_BCSR (CONFIG_SYS_BR4_PRELIM & 0xffff8000)
wdenk42d1f032003-10-15 23:53:47 +0000174
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200175#define CONFIG_SYS_INIT_RAM_LOCK 1
176#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200177#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
wdenk42d1f032003-10-15 23:53:47 +0000178
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200179#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200180#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenk42d1f032003-10-15 23:53:47 +0000181
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200182#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
wdenk42d1f032003-10-15 23:53:47 +0000183
184/* Serial Port */
wdenk0ac6f8b2004-07-09 23:27:13 +0000185#define CONFIG_CONS_ON_SCC /* define if console on SCC */
wdenk42d1f032003-10-15 23:53:47 +0000186
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200187#define CONFIG_SYS_BAUDRATE_TABLE \
wdenk42d1f032003-10-15 23:53:47 +0000188 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
189
Jon Loeliger20476722006-10-20 15:50:15 -0500190/*
191 * I2C
192 */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200193#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
wdenk42d1f032003-10-15 23:53:47 +0000194
wdenk0ac6f8b2004-07-09 23:27:13 +0000195/* RapidIO MMU */
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600196#define CONFIG_SYS_RIO_MEM_VIRT 0xc0000000 /* base address */
Kumar Gala10795f42008-12-02 16:08:36 -0600197#define CONFIG_SYS_RIO_MEM_BUS 0xc0000000 /* base address */
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600198#define CONFIG_SYS_RIO_MEM_PHYS 0xc0000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200199#define CONFIG_SYS_RIO_MEM_SIZE 0x20000000 /* 128M */
wdenk42d1f032003-10-15 23:53:47 +0000200
wdenk0ac6f8b2004-07-09 23:27:13 +0000201/*
202 * General PCI
Sergei Shtylyov362dd832006-12-27 22:07:15 +0300203 * Memory space is mapped 1-1, but I/O space must start from 0.
wdenk0ac6f8b2004-07-09 23:27:13 +0000204 */
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600205#define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
Kumar Gala10795f42008-12-02 16:08:36 -0600206#define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600207#define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200208#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600209#define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000
Kumar Gala5f91ef62008-12-02 16:08:37 -0600210#define CONFIG_SYS_PCI1_IO_BUS 0x00000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200211#define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000
212#define CONFIG_SYS_PCI1_IO_SIZE 0x100000 /* 1M */
wdenk0ac6f8b2004-07-09 23:27:13 +0000213
214#if defined(CONFIG_PCI)
wdenk0ac6f8b2004-07-09 23:27:13 +0000215
216#if !defined(CONFIG_PCI_PNP)
217 #define PCI_ENET0_IOADDR 0xe0000000
218 #define PCI_ENET0_MEMADDR 0xe0000000
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200219 #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */
wdenk42d1f032003-10-15 23:53:47 +0000220#endif
wdenk0ac6f8b2004-07-09 23:27:13 +0000221
222#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
wdenk0ac6f8b2004-07-09 23:27:13 +0000223
224#endif /* CONFIG_PCI */
225
Andy Flemingccc091a2007-05-08 17:27:43 -0500226#ifdef CONFIG_TSEC_ENET
wdenk0ac6f8b2004-07-09 23:27:13 +0000227
Kim Phillips255a35772007-05-16 16:52:19 -0500228#define CONFIG_TSEC1 1
229#define CONFIG_TSEC1_NAME "TSEC0"
230#define CONFIG_TSEC2 1
231#define CONFIG_TSEC2_NAME "TSEC1"
wdenk0ac6f8b2004-07-09 23:27:13 +0000232#define TSEC1_PHY_ADDR 0
233#define TSEC2_PHY_ADDR 1
234#define TSEC1_PHYIDX 0
235#define TSEC2_PHYIDX 0
Andy Fleming3a790132007-08-15 20:03:25 -0500236#define TSEC1_FLAGS TSEC_GIGABIT
237#define TSEC2_FLAGS TSEC_GIGABIT
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500238
239/* Options are: TSEC[0-1] */
240#define CONFIG_ETHPRIME "TSEC0"
wdenk0ac6f8b2004-07-09 23:27:13 +0000241
Andy Flemingccc091a2007-05-08 17:27:43 -0500242#endif /* CONFIG_TSEC_ENET */
wdenk0ac6f8b2004-07-09 23:27:13 +0000243
wdenk0ac6f8b2004-07-09 23:27:13 +0000244/*
245 * Environment
246 */
wdenk42d1f032003-10-15 23:53:47 +0000247
wdenk0ac6f8b2004-07-09 23:27:13 +0000248#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200249#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
wdenk42d1f032003-10-15 23:53:47 +0000250
Jon Loeliger2835e512007-06-13 13:22:08 -0500251/*
Jon Loeliger659e2f62007-07-10 09:10:49 -0500252 * BOOTP options
253 */
254#define CONFIG_BOOTP_BOOTFILESIZE
Jon Loeliger659e2f62007-07-10 09:10:49 -0500255
wdenk0ac6f8b2004-07-09 23:27:13 +0000256#undef CONFIG_WATCHDOG /* watchdog disabled */
wdenk42d1f032003-10-15 23:53:47 +0000257
258/*
259 * Miscellaneous configurable options
260 */
wdenk0ac6f8b2004-07-09 23:27:13 +0000261
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200262#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenk42d1f032003-10-15 23:53:47 +0000263
264/*
265 * For booting Linux, the board info and command line data
Kumar Galaa832ac42011-04-28 10:13:41 -0500266 * have to be in the first 64 MB of memory, since this is
wdenk42d1f032003-10-15 23:53:47 +0000267 * the maximum mapped by the Linux kernel during initialization.
268 */
Kumar Galaa832ac42011-04-28 10:13:41 -0500269#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
270#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
wdenk42d1f032003-10-15 23:53:47 +0000271
wdenk9aea9532004-08-01 23:02:45 +0000272/*
273 * Environment Configuration
274 */
Tom Rinic347e422021-08-11 08:26:52 -0400275#if defined(CONFIG_TSEC_ENET)
Andy Fleming10327dc2007-08-16 16:35:02 -0500276#define CONFIG_HAS_ETH0
wdenke2ffd592004-12-31 09:32:47 +0000277#define CONFIG_HAS_ETH1
wdenke2ffd592004-12-31 09:32:47 +0000278#define CONFIG_HAS_ETH2
Kumar Gala5ce71582007-11-28 22:40:31 -0600279#define CONFIG_HAS_ETH3
wdenk42d1f032003-10-15 23:53:47 +0000280#endif
281
wdenk0ac6f8b2004-07-09 23:27:13 +0000282#define CONFIG_IPADDR 192.168.1.253
283
Mario Six5bc05432018-03-28 14:38:20 +0200284#define CONFIG_HOSTNAME "unknown"
Joe Hershberger8b3637c2011-10-13 13:03:47 +0000285#define CONFIG_ROOTPATH "/nfsroot"
Joe Hershbergerb3f44c22011-10-13 13:03:48 +0000286#define CONFIG_BOOTFILE "your.uImage"
wdenk0ac6f8b2004-07-09 23:27:13 +0000287
288#define CONFIG_SERVERIP 192.168.1.1
289#define CONFIG_GATEWAYIP 192.168.1.1
290#define CONFIG_NETMASK 255.255.255.0
291
wdenk9aea9532004-08-01 23:02:45 +0000292#define CONFIG_EXTRA_ENV_SETTINGS \
Andy Fleming6b44a442008-07-14 20:04:40 -0500293 "netdev=eth0\0" \
294 "consoledev=ttyCPM\0" \
295 "ramdiskaddr=1000000\0" \
296 "ramdiskfile=your.ramdisk.u-boot\0" \
297 "fdtaddr=400000\0" \
298 "fdtfile=mpc8560ads.dtb\0"
wdenk0ac6f8b2004-07-09 23:27:13 +0000299
wdenk42d1f032003-10-15 23:53:47 +0000300#endif /* __CONFIG_H */