blob: 4c4794eee7ee6f1b844d83000da595085fe3bf72 [file] [log] [blame]
Scott McNuttc9d4f462010-03-19 19:03:28 -04001/*
2 * (C) Copyright 2004, Psyent Corporation <www.psyent.com>
3 * Scott McNutt <smcnutt@psyent.com>
4 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02005 * SPDX-License-Identifier: GPL-2.0+
Scott McNuttc9d4f462010-03-19 19:03:28 -04006 */
7
Scott McNuttc9d4f462010-03-19 19:03:28 -04008#include <common.h>
Thomas Chouda2f8382015-10-21 21:26:54 +08009#include <dm.h>
10#include <errno.h>
Marek Vasutb207d642012-09-13 16:49:51 +020011#include <serial.h>
Thomas Chou89241482015-10-31 20:53:23 +080012#include <asm/io.h>
13
14DECLARE_GLOBAL_DATA_PTR;
15
16/* status register */
17#define ALTERA_UART_TMT BIT(5) /* tx empty */
18#define ALTERA_UART_TRDY BIT(6) /* tx ready */
19#define ALTERA_UART_RRDY BIT(7) /* rx ready */
Scott McNuttc9d4f462010-03-19 19:03:28 -040020
Thomas Chouda2f8382015-10-21 21:26:54 +080021struct altera_uart_regs {
22 u32 rxdata; /* Rx data reg */
23 u32 txdata; /* Tx data reg */
24 u32 status; /* Status reg */
25 u32 control; /* Control reg */
26 u32 divisor; /* Baud rate divisor reg */
27 u32 endofpacket; /* End-of-packet reg */
28};
29
30struct altera_uart_platdata {
31 struct altera_uart_regs *regs;
32 unsigned int uartclk;
33};
Thomas Chou86450712014-08-25 16:50:14 +080034
Thomas Chouda2f8382015-10-21 21:26:54 +080035static int altera_uart_setbrg(struct udevice *dev, int baudrate)
Marek Vasutb207d642012-09-13 16:49:51 +020036{
Thomas Chouda2f8382015-10-21 21:26:54 +080037 struct altera_uart_platdata *plat = dev->platdata;
38 struct altera_uart_regs *const regs = plat->regs;
39 u32 div;
40
41 div = (plat->uartclk / baudrate) - 1;
42 writel(div, &regs->divisor);
43
44 return 0;
Marek Vasutb207d642012-09-13 16:49:51 +020045}
46
Thomas Chouda2f8382015-10-21 21:26:54 +080047static int altera_uart_putc(struct udevice *dev, const char ch)
48{
49 struct altera_uart_platdata *plat = dev->platdata;
50 struct altera_uart_regs *const regs = plat->regs;
51
52 if (!(readl(&regs->status) & ALTERA_UART_TRDY))
53 return -EAGAIN;
54
55 writel(ch, &regs->txdata);
56
57 return 0;
58}
59
60static int altera_uart_pending(struct udevice *dev, bool input)
61{
62 struct altera_uart_platdata *plat = dev->platdata;
63 struct altera_uart_regs *const regs = plat->regs;
64 u32 st = readl(&regs->status);
65
66 if (input)
67 return st & ALTERA_UART_RRDY ? 1 : 0;
68 else
69 return !(st & ALTERA_UART_TMT);
70}
71
72static int altera_uart_getc(struct udevice *dev)
73{
74 struct altera_uart_platdata *plat = dev->platdata;
75 struct altera_uart_regs *const regs = plat->regs;
76
77 if (!(readl(&regs->status) & ALTERA_UART_RRDY))
78 return -EAGAIN;
79
80 return readl(&regs->rxdata) & 0xff;
81}
82
83static int altera_uart_probe(struct udevice *dev)
Marek Vasutb207d642012-09-13 16:49:51 +020084{
85 return 0;
86}
Scott McNuttc9d4f462010-03-19 19:03:28 -040087
Thomas Chouda2f8382015-10-21 21:26:54 +080088static int altera_uart_ofdata_to_platdata(struct udevice *dev)
Scott McNuttc9d4f462010-03-19 19:03:28 -040089{
Thomas Chouda2f8382015-10-21 21:26:54 +080090 struct altera_uart_platdata *plat = dev_get_platdata(dev);
Scott McNuttc9d4f462010-03-19 19:03:28 -040091
Thomas Chouda2f8382015-10-21 21:26:54 +080092 plat->regs = ioremap(dev_get_addr(dev),
93 sizeof(struct altera_uart_regs));
94 plat->uartclk = fdtdec_get_int(gd->fdt_blob, dev->of_offset,
95 "clock-frequency", 0);
Scott McNuttc9d4f462010-03-19 19:03:28 -040096
Marek Vasutb207d642012-09-13 16:49:51 +020097 return 0;
Scott McNuttc9d4f462010-03-19 19:03:28 -040098}
99
Thomas Chouda2f8382015-10-21 21:26:54 +0800100static const struct dm_serial_ops altera_uart_ops = {
101 .putc = altera_uart_putc,
102 .pending = altera_uart_pending,
103 .getc = altera_uart_getc,
104 .setbrg = altera_uart_setbrg,
Marek Vasutb207d642012-09-13 16:49:51 +0200105};
106
Thomas Chouda2f8382015-10-21 21:26:54 +0800107static const struct udevice_id altera_uart_ids[] = {
Thomas Chou89241482015-10-31 20:53:23 +0800108 { .compatible = "altr,uart-1.0" },
109 {}
Thomas Chouda2f8382015-10-21 21:26:54 +0800110};
111
112U_BOOT_DRIVER(altera_uart) = {
113 .name = "altera_uart",
114 .id = UCLASS_SERIAL,
115 .of_match = altera_uart_ids,
116 .ofdata_to_platdata = altera_uart_ofdata_to_platdata,
117 .platdata_auto_alloc_size = sizeof(struct altera_uart_platdata),
118 .probe = altera_uart_probe,
119 .ops = &altera_uart_ops,
120 .flags = DM_FLAG_PRE_RELOC,
121};
122
123#ifdef CONFIG_DEBUG_UART_ALTERA_UART
124
125#include <debug_uart.h>
126
127void debug_uart_init(void)
Marek Vasutb207d642012-09-13 16:49:51 +0200128{
Thomas Chouda2f8382015-10-21 21:26:54 +0800129 struct altera_uart_regs *regs = (void *)CONFIG_DEBUG_UART_BASE;
130 u32 div;
131
132 div = (CONFIG_DEBUG_UART_CLOCK / CONFIG_BAUDRATE) - 1;
133 writel(div, &regs->divisor);
Marek Vasutb207d642012-09-13 16:49:51 +0200134}
135
Thomas Chouda2f8382015-10-21 21:26:54 +0800136static inline void _debug_uart_putc(int ch)
Marek Vasutb207d642012-09-13 16:49:51 +0200137{
Thomas Chouda2f8382015-10-21 21:26:54 +0800138 struct altera_uart_regs *regs = (void *)CONFIG_DEBUG_UART_BASE;
139
140 while (1) {
141 u32 st = readl(&regs->status);
142
143 if (st & ALTERA_UART_TRDY)
144 break;
145 }
146
147 writel(ch, &regs->txdata);
Marek Vasutb207d642012-09-13 16:49:51 +0200148}
Thomas Chouda2f8382015-10-21 21:26:54 +0800149
150DEBUG_UART_FUNCS
151
152#endif