blob: 343287efeaa638579cb3d16411590f8e78a2c9e4 [file] [log] [blame]
wdenk42d1f032003-10-15 23:53:47 +00001/*
Kumar Gala7c57f3e2011-01-11 00:52:35 -06002 * Copyright 2004, 2011 Freescale Semiconductor.
wdenk42d1f032003-10-15 23:53:47 +00003 * (C) Copyright 2002,2003 Motorola,Inc.
4 * Xianghua Xiao <X.Xiao@motorola.com>
5 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +02006 * SPDX-License-Identifier: GPL-2.0+
wdenk42d1f032003-10-15 23:53:47 +00007 */
8
wdenk0ac6f8b2004-07-09 23:27:13 +00009/*
10 * mpc8560ads board configuration file
11 *
12 * Please refer to doc/README.mpc85xx for more info.
13 *
14 * Make sure you change the MAC address and other network params first,
Joe Hershberger92ac5202015-05-04 14:55:14 -050015 * search for CONFIG_SERVERIP, etc. in this file.
wdenk42d1f032003-10-15 23:53:47 +000016 */
17
18#ifndef __CONFIG_H
19#define __CONFIG_H
20
21/* High Level Configuration Options */
wdenk0ac6f8b2004-07-09 23:27:13 +000022#define CONFIG_BOOKE 1 /* BOOKE */
23#define CONFIG_E500 1 /* BOOKE e500 family */
Jon Loeliger9c4c5ae2005-07-23 10:37:35 -050024#define CONFIG_CPM2 1 /* has CPM2 */
wdenk42d1f032003-10-15 23:53:47 +000025
Wolfgang Denk2ae18242010-10-06 09:05:45 +020026/*
27 * default CCARBAR is at 0xff700000
28 * assume U-Boot is less than 0.5MB
29 */
30#define CONFIG_SYS_TEXT_BASE 0xfff80000
31
Gabor Juhos842033e2013-05-30 07:06:12 +000032#define CONFIG_PCI_INDIRECT_BRIDGE
Kumar Gala0151cba2008-10-21 11:33:58 -050033#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Wolfgang Denk53677ef2008-05-20 16:00:29 +020034#define CONFIG_TSEC_ENET /* tsec ethernet support */
Andy Flemingccc091a2007-05-08 17:27:43 -050035#undef CONFIG_ETHER_ON_FCC /* cpm FCC ethernet support */
wdenk42d1f032003-10-15 23:53:47 +000036#define CONFIG_ENV_OVERWRITE
Peter Tyser004eca02009-09-16 22:03:08 -050037#define CONFIG_RESET_PHY_R 1 /* Call reset_phy() */
wdenk42d1f032003-10-15 23:53:47 +000038
wdenk0ac6f8b2004-07-09 23:27:13 +000039/*
40 * sysclk for MPC85xx
41 *
42 * Two valid values are:
43 * 33000000
44 * 66000000
45 *
46 * Most PCI cards are still 33Mhz, so in the presence of PCI, 33MHz
wdenk9aea9532004-08-01 23:02:45 +000047 * is likely the desired value here, so that is now the default.
48 * The board, however, can run at 66MHz. In any event, this value
49 * must match the settings of some switches. Details can be found
50 * in the README.mpc85xxads.
wdenk0ac6f8b2004-07-09 23:27:13 +000051 */
52
wdenk9aea9532004-08-01 23:02:45 +000053#ifndef CONFIG_SYS_CLK_FREQ
54#define CONFIG_SYS_CLK_FREQ 33000000
wdenk42d1f032003-10-15 23:53:47 +000055#endif
56
wdenk0ac6f8b2004-07-09 23:27:13 +000057/*
58 * These can be toggled for performance analysis, otherwise use default.
59 */
60#define CONFIG_L2_CACHE /* toggle L2 cache */
61#define CONFIG_BTB /* toggle branch predition */
wdenk42d1f032003-10-15 23:53:47 +000062
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020063#define CONFIG_SYS_INIT_DBCR DBCR_IDM /* Enable Debug Exceptions */
wdenk42d1f032003-10-15 23:53:47 +000064
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020065#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */
66#define CONFIG_SYS_MEMTEST_END 0x00400000
wdenk42d1f032003-10-15 23:53:47 +000067
Timur Tabie46fedf2011-08-04 18:03:41 -050068#define CONFIG_SYS_CCSRBAR 0xe0000000
69#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
wdenk42d1f032003-10-15 23:53:47 +000070
Jon Loeliger8b625112008-03-18 11:12:44 -050071/* DDR Setup */
York Sun5614e712013-09-30 09:22:09 -070072#define CONFIG_SYS_FSL_DDR1
Jon Loeliger8b625112008-03-18 11:12:44 -050073#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
74#define CONFIG_DDR_SPD
75#undef CONFIG_FSL_DDR_INTERACTIVE
wdenk9aea9532004-08-01 23:02:45 +000076
Jon Loeliger8b625112008-03-18 11:12:44 -050077#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
78
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020079#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
80#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
wdenk9aea9532004-08-01 23:02:45 +000081
Jon Loeliger8b625112008-03-18 11:12:44 -050082#define CONFIG_NUM_DDR_CONTROLLERS 1
83#define CONFIG_DIMM_SLOTS_PER_CTLR 1
84#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
wdenk9aea9532004-08-01 23:02:45 +000085
Jon Loeliger8b625112008-03-18 11:12:44 -050086/* I2C addresses of SPD EEPROMs */
87#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
wdenk9aea9532004-08-01 23:02:45 +000088
Jon Loeliger8b625112008-03-18 11:12:44 -050089/* These are used when DDR doesn't use SPD. */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020090#define CONFIG_SYS_SDRAM_SIZE 128 /* DDR is 128MB */
91#define CONFIG_SYS_DDR_CS0_BNDS 0x00000007 /* 0-128MB */
92#define CONFIG_SYS_DDR_CS0_CONFIG 0x80000002
93#define CONFIG_SYS_DDR_TIMING_1 0x37344321
94#define CONFIG_SYS_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning */
95#define CONFIG_SYS_DDR_CONTROL 0xc2000000 /* unbuffered,no DYN_PWR */
96#define CONFIG_SYS_DDR_MODE 0x00000062 /* DLL,normal,seq,4/2.5 */
97#define CONFIG_SYS_DDR_INTERVAL 0x05200100 /* autocharge,no open page */
wdenk42d1f032003-10-15 23:53:47 +000098
wdenk0ac6f8b2004-07-09 23:27:13 +000099/*
100 * SDRAM on the Local Bus
101 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200102#define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
103#define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
wdenk42d1f032003-10-15 23:53:47 +0000104
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200105#define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 16M */
106#define CONFIG_SYS_BR0_PRELIM 0xff001801 /* port size 32bit */
wdenk42d1f032003-10-15 23:53:47 +0000107
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200108#define CONFIG_SYS_OR0_PRELIM 0xff006ff7 /* 16MB Flash */
109#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
110#define CONFIG_SYS_MAX_FLASH_SECT 64 /* sectors per device */
111#undef CONFIG_SYS_FLASH_CHECKSUM
112#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
113#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
wdenk42d1f032003-10-15 23:53:47 +0000114
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200115#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
wdenk0ac6f8b2004-07-09 23:27:13 +0000116
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200117#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
118#define CONFIG_SYS_RAMBOOT
wdenk42d1f032003-10-15 23:53:47 +0000119#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200120#undef CONFIG_SYS_RAMBOOT
wdenk42d1f032003-10-15 23:53:47 +0000121#endif
122
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200123#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200124#define CONFIG_SYS_FLASH_CFI
125#define CONFIG_SYS_FLASH_EMPTY_INFO
wdenk0ac6f8b2004-07-09 23:27:13 +0000126
127#undef CONFIG_CLOCKS_IN_MHZ
wdenk42d1f032003-10-15 23:53:47 +0000128
wdenk0ac6f8b2004-07-09 23:27:13 +0000129/*
130 * Local Bus Definitions
131 */
132
133/*
134 * Base Register 2 and Option Register 2 configure SDRAM.
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200135 * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
wdenk0ac6f8b2004-07-09 23:27:13 +0000136 *
137 * For BR2, need:
138 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
139 * port-size = 32-bits = BR2[19:20] = 11
140 * no parity checking = BR2[21:22] = 00
141 * SDRAM for MSEL = BR2[24:26] = 011
142 * Valid = BR[31] = 1
143 *
144 * 0 4 8 12 16 20 24 28
145 * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
146 *
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200147 * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into
wdenk0ac6f8b2004-07-09 23:27:13 +0000148 * FIXME: the top 17 bits of BR2.
149 */
150
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200151#define CONFIG_SYS_BR2_PRELIM 0xf0001861
wdenk0ac6f8b2004-07-09 23:27:13 +0000152
153/*
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200154 * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
wdenk0ac6f8b2004-07-09 23:27:13 +0000155 *
156 * For OR2, need:
157 * 64MB mask for AM, OR2[0:7] = 1111 1100
158 * XAM, OR2[17:18] = 11
159 * 9 columns OR2[19-21] = 010
160 * 13 rows OR2[23-25] = 100
161 * EAD set for extra time OR[31] = 1
162 *
163 * 0 4 8 12 16 20 24 28
164 * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
165 */
166
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200167#define CONFIG_SYS_OR2_PRELIM 0xfc006901
wdenk0ac6f8b2004-07-09 23:27:13 +0000168
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200169#define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */
170#define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
171#define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
172#define CONFIG_SYS_LBC_MRTPR 0x20000000 /* LB refresh timer prescal*/
wdenk0ac6f8b2004-07-09 23:27:13 +0000173
Kumar Galab0fe93ed2009-03-26 01:34:38 -0500174#define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_BSMA1516 \
175 | LSDMR_RFCR5 \
176 | LSDMR_PRETOACT3 \
177 | LSDMR_ACTTORW3 \
178 | LSDMR_BL8 \
179 | LSDMR_WRC2 \
180 | LSDMR_CL3 \
181 | LSDMR_RFEN \
wdenk0ac6f8b2004-07-09 23:27:13 +0000182 )
183
184/*
185 * SDRAM Controller configuration sequence.
186 */
Kumar Galab0fe93ed2009-03-26 01:34:38 -0500187#define CONFIG_SYS_LBC_LSDMR_1 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_PCHALL)
188#define CONFIG_SYS_LBC_LSDMR_2 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
189#define CONFIG_SYS_LBC_LSDMR_3 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
190#define CONFIG_SYS_LBC_LSDMR_4 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_MRW)
191#define CONFIG_SYS_LBC_LSDMR_5 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_NORMAL)
wdenk0ac6f8b2004-07-09 23:27:13 +0000192
wdenk9aea9532004-08-01 23:02:45 +0000193/*
194 * 32KB, 8-bit wide for ADS config reg
195 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200196#define CONFIG_SYS_BR4_PRELIM 0xf8000801
197#define CONFIG_SYS_OR4_PRELIM 0xffffe1f1
198#define CONFIG_SYS_BCSR (CONFIG_SYS_BR4_PRELIM & 0xffff8000)
wdenk42d1f032003-10-15 23:53:47 +0000199
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200200#define CONFIG_SYS_INIT_RAM_LOCK 1
201#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200202#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
wdenk42d1f032003-10-15 23:53:47 +0000203
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200204#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200205#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenk42d1f032003-10-15 23:53:47 +0000206
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200207#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
208#define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
wdenk42d1f032003-10-15 23:53:47 +0000209
210/* Serial Port */
wdenk0ac6f8b2004-07-09 23:27:13 +0000211#define CONFIG_CONS_ON_SCC /* define if console on SCC */
212#undef CONFIG_CONS_NONE /* define if console on something else */
213#define CONFIG_CONS_INDEX 1 /* which serial channel for console */
wdenk42d1f032003-10-15 23:53:47 +0000214
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200215#define CONFIG_BAUDRATE 115200
wdenk42d1f032003-10-15 23:53:47 +0000216
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200217#define CONFIG_SYS_BAUDRATE_TABLE \
wdenk42d1f032003-10-15 23:53:47 +0000218 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
219
Jon Loeliger20476722006-10-20 15:50:15 -0500220/*
221 * I2C
222 */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200223#define CONFIG_SYS_I2C
224#define CONFIG_SYS_I2C_FSL
225#define CONFIG_SYS_FSL_I2C_SPEED 400000
226#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
227#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
228#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
wdenk42d1f032003-10-15 23:53:47 +0000229
wdenk0ac6f8b2004-07-09 23:27:13 +0000230/* RapidIO MMU */
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600231#define CONFIG_SYS_RIO_MEM_VIRT 0xc0000000 /* base address */
Kumar Gala10795f42008-12-02 16:08:36 -0600232#define CONFIG_SYS_RIO_MEM_BUS 0xc0000000 /* base address */
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600233#define CONFIG_SYS_RIO_MEM_PHYS 0xc0000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200234#define CONFIG_SYS_RIO_MEM_SIZE 0x20000000 /* 128M */
wdenk42d1f032003-10-15 23:53:47 +0000235
wdenk0ac6f8b2004-07-09 23:27:13 +0000236/*
237 * General PCI
Sergei Shtylyov362dd832006-12-27 22:07:15 +0300238 * Memory space is mapped 1-1, but I/O space must start from 0.
wdenk0ac6f8b2004-07-09 23:27:13 +0000239 */
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600240#define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
Kumar Gala10795f42008-12-02 16:08:36 -0600241#define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600242#define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200243#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600244#define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000
Kumar Gala5f91ef62008-12-02 16:08:37 -0600245#define CONFIG_SYS_PCI1_IO_BUS 0x00000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200246#define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000
247#define CONFIG_SYS_PCI1_IO_SIZE 0x100000 /* 1M */
wdenk0ac6f8b2004-07-09 23:27:13 +0000248
249#if defined(CONFIG_PCI)
wdenk0ac6f8b2004-07-09 23:27:13 +0000250#undef CONFIG_EEPRO100
wdenk42d1f032003-10-15 23:53:47 +0000251#undef CONFIG_TULIP
wdenk0ac6f8b2004-07-09 23:27:13 +0000252
253#if !defined(CONFIG_PCI_PNP)
254 #define PCI_ENET0_IOADDR 0xe0000000
255 #define PCI_ENET0_MEMADDR 0xe0000000
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200256 #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */
wdenk42d1f032003-10-15 23:53:47 +0000257#endif
wdenk0ac6f8b2004-07-09 23:27:13 +0000258
259#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200260#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
wdenk0ac6f8b2004-07-09 23:27:13 +0000261
262#endif /* CONFIG_PCI */
263
Andy Flemingccc091a2007-05-08 17:27:43 -0500264#ifdef CONFIG_TSEC_ENET
wdenk0ac6f8b2004-07-09 23:27:13 +0000265
Andy Flemingccc091a2007-05-08 17:27:43 -0500266#ifndef CONFIG_MII
wdenk0ac6f8b2004-07-09 23:27:13 +0000267#define CONFIG_MII 1 /* MII PHY management */
Andy Flemingccc091a2007-05-08 17:27:43 -0500268#endif
Kim Phillips255a35772007-05-16 16:52:19 -0500269#define CONFIG_TSEC1 1
270#define CONFIG_TSEC1_NAME "TSEC0"
271#define CONFIG_TSEC2 1
272#define CONFIG_TSEC2_NAME "TSEC1"
wdenk0ac6f8b2004-07-09 23:27:13 +0000273#define TSEC1_PHY_ADDR 0
274#define TSEC2_PHY_ADDR 1
275#define TSEC1_PHYIDX 0
276#define TSEC2_PHYIDX 0
Andy Fleming3a790132007-08-15 20:03:25 -0500277#define TSEC1_FLAGS TSEC_GIGABIT
278#define TSEC2_FLAGS TSEC_GIGABIT
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500279
280/* Options are: TSEC[0-1] */
281#define CONFIG_ETHPRIME "TSEC0"
wdenk0ac6f8b2004-07-09 23:27:13 +0000282
Andy Flemingccc091a2007-05-08 17:27:43 -0500283#endif /* CONFIG_TSEC_ENET */
wdenk0ac6f8b2004-07-09 23:27:13 +0000284
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200285#ifdef CONFIG_ETHER_ON_FCC /* CPM FCC Ethernet */
Andy Flemingccc091a2007-05-08 17:27:43 -0500286
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200287#undef CONFIG_ETHER_NONE /* define if ether on something else */
wdenk0ac6f8b2004-07-09 23:27:13 +0000288#define CONFIG_ETHER_INDEX 2 /* which channel for ether */
289
290#if (CONFIG_ETHER_INDEX == 2)
wdenk42d1f032003-10-15 23:53:47 +0000291 /*
292 * - Rx-CLK is CLK13
293 * - Tx-CLK is CLK14
294 * - Select bus for bd/buffers
295 * - Full duplex
296 */
Mike Frysingerd4590da2011-10-17 05:38:58 +0000297 #define CONFIG_SYS_CMXFCR_MASK2 (CMXFCR_FC2 | CMXFCR_RF2CS_MSK | CMXFCR_TF2CS_MSK)
298 #define CONFIG_SYS_CMXFCR_VALUE2 (CMXFCR_RF2CS_CLK13 | CMXFCR_TF2CS_CLK14)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200299 #define CONFIG_SYS_CPMFCR_RAMTYPE 0
300 #define CONFIG_SYS_FCC_PSMR (FCC_PSMR_FDE)
wdenk42d1f032003-10-15 23:53:47 +0000301 #define FETH2_RST 0x01
wdenk0ac6f8b2004-07-09 23:27:13 +0000302#elif (CONFIG_ETHER_INDEX == 3)
wdenk42d1f032003-10-15 23:53:47 +0000303 /* need more definitions here for FE3 */
304 #define FETH3_RST 0x80
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200305#endif /* CONFIG_ETHER_INDEX */
wdenk0ac6f8b2004-07-09 23:27:13 +0000306
Andy Flemingccc091a2007-05-08 17:27:43 -0500307#ifndef CONFIG_MII
308#define CONFIG_MII 1 /* MII PHY management */
309#endif
310
wdenk0ac6f8b2004-07-09 23:27:13 +0000311#define CONFIG_BITBANGMII /* bit-bang MII PHY management */
312
wdenk42d1f032003-10-15 23:53:47 +0000313/*
314 * GPIO pins used for bit-banged MII communications
315 */
316#define MDIO_PORT 2 /* Port C */
Luigi 'Comio' Mantellinibe225442009-10-10 12:42:22 +0200317#define MDIO_DECLARE volatile ioport_t *iop = ioport_addr ( \
318 (immap_t *) CONFIG_SYS_IMMR, MDIO_PORT )
319#define MDC_DECLARE MDIO_DECLARE
320
wdenk42d1f032003-10-15 23:53:47 +0000321#define MDIO_ACTIVE (iop->pdir |= 0x00400000)
322#define MDIO_TRISTATE (iop->pdir &= ~0x00400000)
323#define MDIO_READ ((iop->pdat & 0x00400000) != 0)
324
325#define MDIO(bit) if(bit) iop->pdat |= 0x00400000; \
326 else iop->pdat &= ~0x00400000
327
328#define MDC(bit) if(bit) iop->pdat |= 0x00200000; \
329 else iop->pdat &= ~0x00200000
330
331#define MIIDELAY udelay(1)
wdenk0ac6f8b2004-07-09 23:27:13 +0000332
wdenk42d1f032003-10-15 23:53:47 +0000333#endif
334
wdenk0ac6f8b2004-07-09 23:27:13 +0000335/*
336 * Environment
337 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200338#ifndef CONFIG_SYS_RAMBOOT
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200339 #define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200340 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x40000)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200341 #define CONFIG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */
342 #define CONFIG_ENV_SIZE 0x2000
wdenk42d1f032003-10-15 23:53:47 +0000343#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200344 #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */
Jean-Christophe PLAGNIOL-VILLARD93f6d722008-09-10 22:48:00 +0200345 #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200346 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200347 #define CONFIG_ENV_SIZE 0x2000
wdenk42d1f032003-10-15 23:53:47 +0000348#endif
349
wdenk0ac6f8b2004-07-09 23:27:13 +0000350#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200351#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
wdenk42d1f032003-10-15 23:53:47 +0000352
Jon Loeliger2835e512007-06-13 13:22:08 -0500353/*
Jon Loeliger659e2f62007-07-10 09:10:49 -0500354 * BOOTP options
355 */
356#define CONFIG_BOOTP_BOOTFILESIZE
357#define CONFIG_BOOTP_BOOTPATH
358#define CONFIG_BOOTP_GATEWAY
359#define CONFIG_BOOTP_HOSTNAME
360
Jon Loeliger659e2f62007-07-10 09:10:49 -0500361/*
Jon Loeliger2835e512007-06-13 13:22:08 -0500362 * Command line configuration.
363 */
Kumar Gala1c9aa762008-09-22 23:40:42 -0500364#define CONFIG_CMD_IRQ
Becky Bruce199e2622010-06-17 11:37:25 -0500365#define CONFIG_CMD_REGINFO
Jon Loeliger2835e512007-06-13 13:22:08 -0500366
367#if defined(CONFIG_PCI)
368 #define CONFIG_CMD_PCI
wdenk42d1f032003-10-15 23:53:47 +0000369#endif
wdenk0ac6f8b2004-07-09 23:27:13 +0000370
Jon Loeliger2835e512007-06-13 13:22:08 -0500371#if defined(CONFIG_ETHER_ON_FCC)
Jon Loeliger2835e512007-06-13 13:22:08 -0500372#endif
373
wdenk0ac6f8b2004-07-09 23:27:13 +0000374#undef CONFIG_WATCHDOG /* watchdog disabled */
wdenk42d1f032003-10-15 23:53:47 +0000375
376/*
377 * Miscellaneous configurable options
378 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200379#define CONFIG_SYS_LONGHELP /* undef to save memory */
Kim Phillips5be58f52010-07-14 19:47:18 -0500380#define CONFIG_CMDLINE_EDITING /* Command-line editing */
381#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200382#define CONFIG_SYS_LOAD_ADDR 0x1000000 /* default load address */
wdenk0ac6f8b2004-07-09 23:27:13 +0000383
Jon Loeliger2835e512007-06-13 13:22:08 -0500384#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200385 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
wdenk0ac6f8b2004-07-09 23:27:13 +0000386#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200387 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenk0ac6f8b2004-07-09 23:27:13 +0000388#endif
389
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200390#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
391#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
392#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenk42d1f032003-10-15 23:53:47 +0000393
394/*
395 * For booting Linux, the board info and command line data
Kumar Galaa832ac42011-04-28 10:13:41 -0500396 * have to be in the first 64 MB of memory, since this is
wdenk42d1f032003-10-15 23:53:47 +0000397 * the maximum mapped by the Linux kernel during initialization.
398 */
Kumar Galaa832ac42011-04-28 10:13:41 -0500399#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
400#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
wdenk42d1f032003-10-15 23:53:47 +0000401
Jon Loeliger2835e512007-06-13 13:22:08 -0500402#if defined(CONFIG_CMD_KGDB)
wdenk42d1f032003-10-15 23:53:47 +0000403#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
wdenk42d1f032003-10-15 23:53:47 +0000404#endif
405
wdenk9aea9532004-08-01 23:02:45 +0000406/*
407 * Environment Configuration
408 */
wdenk42d1f032003-10-15 23:53:47 +0000409#if defined(CONFIG_TSEC_ENET) || defined(CONFIG_ETHER_ON_FCC)
Andy Fleming10327dc2007-08-16 16:35:02 -0500410#define CONFIG_HAS_ETH0
wdenke2ffd592004-12-31 09:32:47 +0000411#define CONFIG_HAS_ETH1
wdenke2ffd592004-12-31 09:32:47 +0000412#define CONFIG_HAS_ETH2
Kumar Gala5ce71582007-11-28 22:40:31 -0600413#define CONFIG_HAS_ETH3
wdenk42d1f032003-10-15 23:53:47 +0000414#endif
415
wdenk0ac6f8b2004-07-09 23:27:13 +0000416#define CONFIG_IPADDR 192.168.1.253
417
418#define CONFIG_HOSTNAME unknown
Joe Hershberger8b3637c2011-10-13 13:03:47 +0000419#define CONFIG_ROOTPATH "/nfsroot"
Joe Hershbergerb3f44c22011-10-13 13:03:48 +0000420#define CONFIG_BOOTFILE "your.uImage"
wdenk0ac6f8b2004-07-09 23:27:13 +0000421
422#define CONFIG_SERVERIP 192.168.1.1
423#define CONFIG_GATEWAYIP 192.168.1.1
424#define CONFIG_NETMASK 255.255.255.0
425
426#define CONFIG_LOADADDR 200000 /* default location for tftp and bootm */
427
wdenk0ac6f8b2004-07-09 23:27:13 +0000428#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
429
430#define CONFIG_BAUDRATE 115200
431
wdenk9aea9532004-08-01 23:02:45 +0000432#define CONFIG_EXTRA_ENV_SETTINGS \
Andy Fleming6b44a442008-07-14 20:04:40 -0500433 "netdev=eth0\0" \
434 "consoledev=ttyCPM\0" \
435 "ramdiskaddr=1000000\0" \
436 "ramdiskfile=your.ramdisk.u-boot\0" \
437 "fdtaddr=400000\0" \
438 "fdtfile=mpc8560ads.dtb\0"
wdenk0ac6f8b2004-07-09 23:27:13 +0000439
wdenk9aea9532004-08-01 23:02:45 +0000440#define CONFIG_NFSBOOTCOMMAND \
Andy Fleming6b44a442008-07-14 20:04:40 -0500441 "setenv bootargs root=/dev/nfs rw " \
442 "nfsroot=$serverip:$rootpath " \
443 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
444 "console=$consoledev,$baudrate $othbootargs;" \
445 "tftp $loadaddr $bootfile;" \
446 "tftp $fdtaddr $fdtfile;" \
447 "bootm $loadaddr - $fdtaddr"
wdenk0ac6f8b2004-07-09 23:27:13 +0000448
449#define CONFIG_RAMBOOTCOMMAND \
Andy Fleming6b44a442008-07-14 20:04:40 -0500450 "setenv bootargs root=/dev/ram rw " \
451 "console=$consoledev,$baudrate $othbootargs;" \
452 "tftp $ramdiskaddr $ramdiskfile;" \
453 "tftp $loadaddr $bootfile;" \
454 "tftp $fdtaddr $fdtfile;" \
455 "bootm $loadaddr $ramdiskaddr $fdtaddr"
wdenk0ac6f8b2004-07-09 23:27:13 +0000456
457#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
wdenk42d1f032003-10-15 23:53:47 +0000458
459#endif /* __CONFIG_H */