blob: 002869f43526ef2118d89f76f66c35fcba677c3a [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Mingkai Huf3a8e2b2015-10-26 19:47:52 +08002/*
3 * Copyright 2015 Freescale Semiconductor, Inc.
Gaurav Jain89765562022-03-24 11:50:35 +05304 * Copyright 2021 NXP
Mingkai Huf3a8e2b2015-10-26 19:47:52 +08005 */
6
7#include <common.h>
8#include <i2c.h>
Simon Glass691d7192020-05-10 11:40:02 -06009#include <init.h>
Simon Glass401d1c42020-10-30 21:38:53 -060010#include <asm/global_data.h>
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080011#include <asm/io.h>
12#include <asm/arch/clock.h>
13#include <asm/arch/fsl_serdes.h>
14#include <asm/arch/soc.h>
Laurentiu Tudordc29a4c2018-08-27 17:33:59 +030015#include <asm/arch-fsl-layerscape/fsl_icid.h>
Simon Glass73223f02016-02-22 22:55:43 -070016#include <fdt_support.h>
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080017#include <hwconfig.h>
18#include <ahci.h>
Yangbo Lu8ef0d5c2015-10-26 19:47:55 +080019#include <mmc.h>
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080020#include <scsi.h>
Shaohui Xiee8297342015-10-26 19:47:54 +080021#include <fm_eth.h>
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080022#include <fsl_esdhc.h>
23#include <fsl_ifc.h>
24#include "cpld.h"
Zhao Qiangd3e6d302016-02-05 10:04:17 +080025#ifdef CONFIG_U_QE
26#include <fsl_qe.h>
27#endif
Hou Zhiqiang0e68a362016-06-28 20:18:17 +080028#include <asm/arch/ppa.h>
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080029
30DECLARE_GLOBAL_DATA_PTR;
31
Rajesh Bhagatf71b5f12018-11-05 18:02:44 +000032#ifdef CONFIG_TFABOOT
33struct ifc_regs ifc_cfg_nor_boot[CONFIG_SYS_FSL_IFC_BANK_COUNT] = {
34 {
35 "nor",
36 CONFIG_SYS_NOR_CSPR,
37 CONFIG_SYS_NOR_CSPR_EXT,
38 CONFIG_SYS_NOR_AMASK,
39 CONFIG_SYS_NOR_CSOR,
40 {
41 CONFIG_SYS_NOR_FTIM0,
42 CONFIG_SYS_NOR_FTIM1,
43 CONFIG_SYS_NOR_FTIM2,
44 CONFIG_SYS_NOR_FTIM3
45 },
46
47 },
48 {
49 "nand",
50 CONFIG_SYS_NAND_CSPR,
51 CONFIG_SYS_NAND_CSPR_EXT,
52 CONFIG_SYS_NAND_AMASK,
53 CONFIG_SYS_NAND_CSOR,
54 {
55 CONFIG_SYS_NAND_FTIM0,
56 CONFIG_SYS_NAND_FTIM1,
57 CONFIG_SYS_NAND_FTIM2,
58 CONFIG_SYS_NAND_FTIM3
59 },
60 },
61 {
62 "cpld",
63 CONFIG_SYS_CPLD_CSPR,
64 CONFIG_SYS_CPLD_CSPR_EXT,
65 CONFIG_SYS_CPLD_AMASK,
66 CONFIG_SYS_CPLD_CSOR,
67 {
68 CONFIG_SYS_CPLD_FTIM0,
69 CONFIG_SYS_CPLD_FTIM1,
70 CONFIG_SYS_CPLD_FTIM2,
71 CONFIG_SYS_CPLD_FTIM3
72 },
73 }
74};
75
76struct ifc_regs ifc_cfg_nand_boot[CONFIG_SYS_FSL_IFC_BANK_COUNT] = {
77 {
78 "nand",
79 CONFIG_SYS_NAND_CSPR,
80 CONFIG_SYS_NAND_CSPR_EXT,
81 CONFIG_SYS_NAND_AMASK,
82 CONFIG_SYS_NAND_CSOR,
83 {
84 CONFIG_SYS_NAND_FTIM0,
85 CONFIG_SYS_NAND_FTIM1,
86 CONFIG_SYS_NAND_FTIM2,
87 CONFIG_SYS_NAND_FTIM3
88 },
89 },
90 {
91 "nor",
92 CONFIG_SYS_NOR_CSPR,
93 CONFIG_SYS_NOR_CSPR_EXT,
94 CONFIG_SYS_NOR_AMASK,
95 CONFIG_SYS_NOR_CSOR,
96 {
97 CONFIG_SYS_NOR_FTIM0,
98 CONFIG_SYS_NOR_FTIM1,
99 CONFIG_SYS_NOR_FTIM2,
100 CONFIG_SYS_NOR_FTIM3
101 },
102 },
103 {
104 "cpld",
105 CONFIG_SYS_CPLD_CSPR,
106 CONFIG_SYS_CPLD_CSPR_EXT,
107 CONFIG_SYS_CPLD_AMASK,
108 CONFIG_SYS_CPLD_CSOR,
109 {
110 CONFIG_SYS_CPLD_FTIM0,
111 CONFIG_SYS_CPLD_FTIM1,
112 CONFIG_SYS_CPLD_FTIM2,
113 CONFIG_SYS_CPLD_FTIM3
114 },
115 }
116};
117
118void ifc_cfg_boot_info(struct ifc_regs_info *regs_info)
119{
120 enum boot_src src = get_boot_src();
121
122 if (src == BOOT_SOURCE_IFC_NAND)
123 regs_info->regs = ifc_cfg_nand_boot;
124 else
125 regs_info->regs = ifc_cfg_nor_boot;
126 regs_info->cs_size = CONFIG_SYS_FSL_IFC_BANK_COUNT;
127}
128
129#endif
Sumit Garg4139b172017-03-30 09:52:38 +0530130int board_early_init_f(void)
131{
132 fsl_lsch2_early_init_f();
133
134 return 0;
135}
136
137#ifndef CONFIG_SPL_BUILD
138
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800139int checkboard(void)
140{
Rajesh Bhagatf71b5f12018-11-05 18:02:44 +0000141#ifdef CONFIG_TFABOOT
142 enum boot_src src = get_boot_src();
143#endif
Qianyu Gong97186502016-04-26 12:51:43 +0800144 static const char *freq[2] = {"100.00MHZ", "156.25MHZ"};
Gong Qianyuc7ca8b02015-10-26 19:47:56 +0800145#ifndef CONFIG_SD_BOOT
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800146 u8 cfg_rcw_src1, cfg_rcw_src2;
Qianyu Gong97186502016-04-26 12:51:43 +0800147 u16 cfg_rcw_src;
Gong Qianyuc7ca8b02015-10-26 19:47:56 +0800148#endif
Qianyu Gong97186502016-04-26 12:51:43 +0800149 u8 sd1refclk_sel;
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800150
151 printf("Board: LS1043ARDB, boot from ");
152
Rajesh Bhagatf71b5f12018-11-05 18:02:44 +0000153#ifdef CONFIG_TFABOOT
154 if (src == BOOT_SOURCE_SD_MMC)
155 puts("SD\n");
156 else {
157#endif
158
Gong Qianyuc7ca8b02015-10-26 19:47:56 +0800159#ifdef CONFIG_SD_BOOT
160 puts("SD\n");
161#else
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800162 cfg_rcw_src1 = CPLD_READ(cfg_rcw_src1);
163 cfg_rcw_src2 = CPLD_READ(cfg_rcw_src2);
164 cpld_rev_bit(&cfg_rcw_src1);
165 cfg_rcw_src = cfg_rcw_src1;
166 cfg_rcw_src = (cfg_rcw_src << 1) | cfg_rcw_src2;
167
168 if (cfg_rcw_src == 0x25)
169 printf("vBank %d\n", CPLD_READ(vbank));
170 else if (cfg_rcw_src == 0x106)
171 puts("NAND\n");
172 else
173 printf("Invalid setting of SW4\n");
Gong Qianyuc7ca8b02015-10-26 19:47:56 +0800174#endif
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800175
Rajesh Bhagatf71b5f12018-11-05 18:02:44 +0000176#ifdef CONFIG_TFABOOT
177 }
178#endif
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800179 printf("CPLD: V%x.%x\nPCBA: V%x.0\n", CPLD_READ(cpld_ver),
180 CPLD_READ(cpld_ver_sub), CPLD_READ(pcba_ver));
181
182 puts("SERDES Reference Clocks:\n");
183 sd1refclk_sel = CPLD_READ(sd1refclk_sel);
184 printf("SD1_CLK1 = %s, SD1_CLK2 = %s\n", freq[sd1refclk_sel], freq[0]);
185
186 return 0;
187}
188
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800189int board_init(void)
190{
Shaohui Xie79425502016-04-29 22:07:21 +0800191 struct ccsr_scfg *scfg = (struct ccsr_scfg *)CONFIG_SYS_FSL_SCFG_ADDR;
192
Hou Zhiqiangb392a6d2016-08-02 19:03:27 +0800193#ifdef CONFIG_SYS_FSL_ERRATUM_A010315
194 erratum_a010315();
195#endif
196
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800197#ifdef CONFIG_FSL_IFC
198 init_final_memctl_regs();
199#endif
200
Udit Agarwal5536c3c2019-11-07 16:11:32 +0000201#ifdef CONFIG_NXP_ESBC
Sumit Garg285c7482016-09-01 12:56:43 -0400202 /* In case of Secure Boot, the IBR configures the SMMU
203 * to allow only Secure transactions.
204 * SMMU must be reset in bypass mode.
205 * Set the ClientPD bit and Clear the USFCFG Bit
206 */
207 u32 val;
208 val = (in_le32(SMMU_SCR0) | SCR0_CLIENTPD_MASK) & ~(SCR0_USFCFG_MASK);
209 out_le32(SMMU_SCR0, val);
210 val = (in_le32(SMMU_NSCR0) | SCR0_CLIENTPD_MASK) & ~(SCR0_USFCFG_MASK);
211 out_le32(SMMU_NSCR0, val);
212#endif
213
Hou Zhiqiang0e68a362016-06-28 20:18:17 +0800214#ifdef CONFIG_FSL_LS_PPA
215 ppa_init();
216#endif
217
Martin Schillerc702cfc2021-11-23 07:28:00 +0100218#if !defined(CONFIG_SYS_EARLY_PCI_INIT) && defined(CONFIG_DM_ETH)
219 pci_init();
220#endif
221
Zhao Qiangd3e6d302016-02-05 10:04:17 +0800222#ifdef CONFIG_U_QE
223 u_qe_init();
224#endif
Shaohui Xie79425502016-04-29 22:07:21 +0800225 /* invert AQR105 IRQ pins polarity */
226 out_be32(&scfg->intpcr, AQR105_IRQ_MASK);
Zhao Qiangd3e6d302016-02-05 10:04:17 +0800227
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800228 return 0;
229}
230
231int config_board_mux(void)
232{
Zhao Qiang110171d2016-02-05 10:04:18 +0800233 struct ccsr_scfg *scfg = (struct ccsr_scfg *)CONFIG_SYS_FSL_SCFG_ADDR;
234 u32 usb_pwrfault;
235
Zhao Qianga12a0ef2016-02-05 10:04:19 +0800236 if (hwconfig("qe-hdlc")) {
237 out_be32(&scfg->rcwpmuxcr0,
238 (in_be32(&scfg->rcwpmuxcr0) & ~0xff00) | 0x6600);
239 printf("Assign to qe-hdlc clk, rcwpmuxcr0=%x\n",
240 in_be32(&scfg->rcwpmuxcr0));
241 } else {
Zhao Qiang110171d2016-02-05 10:04:18 +0800242#ifdef CONFIG_HAS_FSL_XHCI_USB
Zhao Qianga12a0ef2016-02-05 10:04:19 +0800243 out_be32(&scfg->rcwpmuxcr0, 0x3333);
244 out_be32(&scfg->usbdrvvbus_selcr, SCFG_USBDRVVBUS_SELCR_USB1);
245 usb_pwrfault = (SCFG_USBPWRFAULT_DEDICATED <<
246 SCFG_USBPWRFAULT_USB3_SHIFT) |
247 (SCFG_USBPWRFAULT_DEDICATED <<
248 SCFG_USBPWRFAULT_USB2_SHIFT) |
249 (SCFG_USBPWRFAULT_SHARED <<
250 SCFG_USBPWRFAULT_USB1_SHIFT);
251 out_be32(&scfg->usbpwrfault_selcr, usb_pwrfault);
Zhao Qiang110171d2016-02-05 10:04:18 +0800252#endif
Zhao Qianga12a0ef2016-02-05 10:04:19 +0800253 }
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800254 return 0;
255}
256
257#if defined(CONFIG_MISC_INIT_R)
258int misc_init_r(void)
259{
260 config_board_mux();
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800261 return 0;
262}
263#endif
264
Zhao Qianga12a0ef2016-02-05 10:04:19 +0800265void fdt_del_qe(void *blob)
266{
267 int nodeoff = 0;
268
269 while ((nodeoff = fdt_node_offset_by_compatible(blob, 0,
270 "fsl,qe")) >= 0) {
271 fdt_del_node(blob, nodeoff);
272 }
273}
274
Masahiro Yamadab75d8dc2020-06-26 15:13:33 +0900275int ft_board_setup(void *blob, struct bd_info *bd)
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800276{
Shaohui Xiee994ddd2015-11-23 15:23:48 +0800277 u64 base[CONFIG_NR_DRAM_BANKS];
278 u64 size[CONFIG_NR_DRAM_BANKS];
279
280 /* fixup DT for the two DDR banks */
281 base[0] = gd->bd->bi_dram[0].start;
282 size[0] = gd->bd->bi_dram[0].size;
283 base[1] = gd->bd->bi_dram[1].start;
284 size[1] = gd->bd->bi_dram[1].size;
285
286 fdt_fixup_memory_banks(blob, base, size, 2);
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800287 ft_cpu_setup(blob, bd);
288
Shaohui Xiee8297342015-10-26 19:47:54 +0800289#ifdef CONFIG_SYS_DPAA_FMAN
Madalin Bucur6eb32a02020-04-23 16:25:19 +0300290#ifndef CONFIG_DM_ETH
Shaohui Xiee8297342015-10-26 19:47:54 +0800291 fdt_fixup_fman_ethernet(blob);
292#endif
Madalin Bucur6eb32a02020-04-23 16:25:19 +0300293#endif
Zhao Qianga12a0ef2016-02-05 10:04:19 +0800294
Laurentiu Tudordc29a4c2018-08-27 17:33:59 +0300295 fdt_fixup_icid(blob);
296
Zhao Qianga12a0ef2016-02-05 10:04:19 +0800297 /*
298 * qe-hdlc and usb multi-use the pins,
299 * when set hwconfig to qe-hdlc, delete usb node.
300 */
301 if (hwconfig("qe-hdlc"))
302#ifdef CONFIG_HAS_FSL_XHCI_USB
303 fdt_del_node_and_alias(blob, "usb1");
304#endif
305 /*
306 * qe just support qe-uart and qe-hdlc,
307 * if qe-uart and qe-hdlc are not set in hwconfig,
308 * delete qe node.
309 */
310 if (!hwconfig("qe-uart") && !hwconfig("qe-hdlc"))
311 fdt_del_qe(blob);
312
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800313 return 0;
314}
315
316u8 flash_read8(void *addr)
317{
318 return __raw_readb(addr + 1);
319}
320
321void flash_write16(u16 val, void *addr)
322{
323 u16 shftval = (((val >> 8) & 0xff) | ((val << 8) & 0xff00));
324
325 __raw_writew(shftval, addr);
326}
327
328u16 flash_read16(void *addr)
329{
330 u16 val = __raw_readw(addr);
331
332 return (((val) >> 8) & 0x00ff) | (((val) << 8) & 0xff00);
333}
Sumit Garg4139b172017-03-30 09:52:38 +0530334
335#endif