blob: 5dffc9e186ef4538bdc361d8fe5d666bdaa1d2f1 [file] [log] [blame]
Marek Vasut2e499842010-05-11 04:31:44 +02001/*
2 * Toradex Colibri PXA270 configuration file
3 *
4 * Copyright (C) 2010 Marek Vasut <marek.vasut@gmail.com>
Marcel Ziswiler85559672015-03-01 00:53:13 +01005 * Copyright (C) 2015 Marcel Ziswiler <marcel@ziswiler.com>
Marek Vasut2e499842010-05-11 04:31:44 +02006 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +02007 * SPDX-License-Identifier: GPL-2.0+
Marek Vasut2e499842010-05-11 04:31:44 +02008 */
9
Marcel Ziswiler7c49b522015-03-01 00:53:15 +010010#ifndef __CONFIG_H
11#define __CONFIG_H
Marek Vasut2e499842010-05-11 04:31:44 +020012
13/*
14 * High Level Board Configuration Options
15 */
Marek Vasutabc20ab2011-11-26 07:20:07 +010016#define CONFIG_CPU_PXA27X 1 /* Marvell PXA270 CPU */
Marek Vasutf9f54862011-11-26 07:15:36 +010017#define CONFIG_SYS_TEXT_BASE 0x0
Marcel Ziswiler7c49b522015-03-01 00:53:15 +010018/* Avoid overwriting factory configuration block */
19#define CONFIG_BOARD_SIZE_LIMIT 0x40000
Marek Vasut2e499842010-05-11 04:31:44 +020020
Marcel Ziswiler4f9bbd92015-08-16 04:16:35 +020021/* We will never enable dcache because we have to setup MMU first */
22#define CONFIG_SYS_DCACHE_OFF
23
Marek Vasut2e499842010-05-11 04:31:44 +020024/*
25 * Environment settings
26 */
Marek Vasutf9f54862011-11-26 07:15:36 +010027#define CONFIG_ENV_OVERWRITE
28#define CONFIG_SYS_MALLOC_LEN (128 * 1024)
29#define CONFIG_ARCH_CPU_INIT
Marek Vasut2e499842010-05-11 04:31:44 +020030#define CONFIG_BOOTCOMMAND \
Marcel Ziswiler99d672f2015-03-01 00:53:16 +010031 "if fatload mmc 0 0xa0000000 uImage; then " \
Marek Vasut2e499842010-05-11 04:31:44 +020032 "bootm 0xa0000000; " \
33 "fi; " \
34 "if usb reset && fatload usb 0 0xa0000000 uImage; then " \
35 "bootm 0xa0000000; " \
36 "fi; " \
Marcel Ziswiler99d672f2015-03-01 00:53:16 +010037 "bootm 0xc0000;"
Marek Vasut2e499842010-05-11 04:31:44 +020038#define CONFIG_BOOTARGS "console=tty0 console=ttyS0,115200"
39#define CONFIG_TIMESTAMP
40#define CONFIG_BOOTDELAY 2 /* Autoboot delay */
41#define CONFIG_CMDLINE_TAG
42#define CONFIG_SETUP_MEMORY_TAGS
Marek Vasut2e499842010-05-11 04:31:44 +020043#define CONFIG_LZMA /* LZMA compression support */
44
45/*
46 * Serial Console Configuration
47 */
48#define CONFIG_PXA_SERIAL
49#define CONFIG_FFUART 1
Marek Vasutce6971c2012-09-12 12:36:25 +020050#define CONFIG_CONS_INDEX 3
Marek Vasut2e499842010-05-11 04:31:44 +020051#define CONFIG_BAUDRATE 115200
Marek Vasut2e499842010-05-11 04:31:44 +020052
53/*
54 * Bootloader Components Configuration
55 */
Marek Vasut2e499842010-05-11 04:31:44 +020056#define CONFIG_CMD_ENV
Marek Vasut2e499842010-05-11 04:31:44 +020057
Marcel Ziswiler3664fa12015-08-16 04:16:36 +020058/* I2C support */
59#ifdef CONFIG_SYS_I2C
Marcel Ziswiler3664fa12015-08-16 04:16:36 +020060#define CONFIG_SYS_I2C_PXA
61#define CONFIG_PXA_STD_I2C
62#define CONFIG_PXA_PWR_I2C
63#define CONFIG_SYS_I2C_SPEED 100000
64#endif
65
Marcel Ziswiler4f9bbd92015-08-16 04:16:35 +020066/* LCD support */
67#ifdef CONFIG_LCD
68#define CONFIG_PXA_LCD
69#define CONFIG_PXA_VGA
70#define CONFIG_SYS_WHITE_ON_BLACK
71#define CONFIG_CONSOLE_SCROLL_LINES 10
72#define CONFIG_CMD_BMP
73#define CONFIG_LCD_LOGO
74#endif
75
Marek Vasut2e499842010-05-11 04:31:44 +020076/*
77 * Networking Configuration
Marek Vasut2e499842010-05-11 04:31:44 +020078 */
79#ifdef CONFIG_CMD_NET
Marek Vasut2e499842010-05-11 04:31:44 +020080
Marek Vasut2e499842010-05-11 04:31:44 +020081#define CONFIG_DRIVER_DM9000 1
82#define CONFIG_DM9000_BASE 0x08000000
83#define DM9000_IO (CONFIG_DM9000_BASE)
84#define DM9000_DATA (CONFIG_DM9000_BASE + 4)
85#define CONFIG_NET_RETRY_COUNT 10
86
87#define CONFIG_BOOTP_BOOTFILESIZE
88#define CONFIG_BOOTP_BOOTPATH
89#define CONFIG_BOOTP_GATEWAY
90#define CONFIG_BOOTP_HOSTNAME
91#endif
92
Marcel Ziswilerfe488a82015-03-01 00:53:14 +010093#undef CONFIG_SYS_LONGHELP /* Saves 10 KB */
Marek Vasutf9f54862011-11-26 07:15:36 +010094#define CONFIG_SYS_CBSIZE 256
95#define CONFIG_SYS_PBSIZE \
96 (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
97#define CONFIG_SYS_MAXARGS 16
98#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
Marek Vasut2e499842010-05-11 04:31:44 +020099#define CONFIG_SYS_DEVICE_NULLDEV 1
Marek Vasutf9f54862011-11-26 07:15:36 +0100100#define CONFIG_CMDLINE_EDITING 1
101#define CONFIG_AUTO_COMPLETE 1
102
Marek Vasut2e499842010-05-11 04:31:44 +0200103/*
104 * Clock Configuration
105 */
Marek Vasutf9f54862011-11-26 07:15:36 +0100106#define CONFIG_SYS_CPUSPEED 0x290 /* 520MHz */
Marek Vasut2e499842010-05-11 04:31:44 +0200107
108/*
Marek Vasut2e499842010-05-11 04:31:44 +0200109 * DRAM Map
110 */
111#define CONFIG_NR_DRAM_BANKS 1 /* We have 1 bank of DRAM */
112#define PHYS_SDRAM_1 0xa0000000 /* SDRAM Bank #1 */
113#define PHYS_SDRAM_1_SIZE 0x04000000 /* 64 MB */
114
115#define CONFIG_SYS_DRAM_BASE 0xa0000000 /* CS0 */
116#define CONFIG_SYS_DRAM_SIZE 0x04000000 /* 64 MB DRAM */
117
118#define CONFIG_SYS_MEMTEST_START 0xa0400000 /* memtest works on */
119#define CONFIG_SYS_MEMTEST_END 0xa0800000 /* 4 ... 8 MB in DRAM */
120
Marek Vasutf9f54862011-11-26 07:15:36 +0100121#define CONFIG_SYS_LOAD_ADDR PHYS_SDRAM_1
Marek Vasut6ef6eb92010-09-23 09:46:57 +0200122#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
Marek Vasutf9f54862011-11-26 07:15:36 +0100123#define CONFIG_SYS_INIT_SP_ADDR 0x5c010000
Marek Vasut6ef6eb92010-09-23 09:46:57 +0200124
Marek Vasut2e499842010-05-11 04:31:44 +0200125/*
126 * NOR FLASH
127 */
128#ifdef CONFIG_CMD_FLASH
129#define PHYS_FLASH_1 0x00000000 /* Flash Bank #1 */
Marcel Ziswilerd8178892015-08-16 04:16:34 +0200130#define PHYS_FLASH_SIZE 0x02000000 /* 32 MB */
Marek Vasut2e499842010-05-11 04:31:44 +0200131#define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1
132
133#define CONFIG_SYS_FLASH_CFI
134#define CONFIG_FLASH_CFI_DRIVER 1
Marcel Ziswilerd8178892015-08-16 04:16:34 +0200135#define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_32BIT
Marek Vasut2e499842010-05-11 04:31:44 +0200136
137#define CONFIG_SYS_MAX_FLASH_SECT (4 + 255)
138#define CONFIG_SYS_MAX_FLASH_BANKS 1
139
Marek Vasutf9f54862011-11-26 07:15:36 +0100140#define CONFIG_SYS_FLASH_ERASE_TOUT (25 * CONFIG_SYS_HZ)
141#define CONFIG_SYS_FLASH_WRITE_TOUT (25 * CONFIG_SYS_HZ)
Marcel Ziswilerd8178892015-08-16 04:16:34 +0200142#define CONFIG_SYS_FLASH_LOCK_TOUT (25 * CONFIG_SYS_HZ)
143#define CONFIG_SYS_FLASH_UNLOCK_TOUT (25 * CONFIG_SYS_HZ)
Marek Vasut2e499842010-05-11 04:31:44 +0200144
145#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
146#define CONFIG_SYS_FLASH_PROTECTION 1
147
148#define CONFIG_ENV_IS_IN_FLASH 1
149
150#else /* No flash */
151#define CONFIG_SYS_NO_FLASH
Marcel Ziswiler50dea462015-03-01 00:53:12 +0100152#define CONFIG_ENV_IS_NOWHERE
Marek Vasut2e499842010-05-11 04:31:44 +0200153#endif
154
Marek Vasutf9f54862011-11-26 07:15:36 +0100155#define CONFIG_SYS_MONITOR_BASE 0x0
Marcel Ziswiler7c49b522015-03-01 00:53:15 +0100156#define CONFIG_SYS_MONITOR_LEN 0x40000
Marek Vasut2e499842010-05-11 04:31:44 +0200157
Marcel Ziswiler7c49b522015-03-01 00:53:15 +0100158/* Skip factory configuration block */
Marek Vasutf9f54862011-11-26 07:15:36 +0100159#define CONFIG_ENV_ADDR \
Marcel Ziswiler7c49b522015-03-01 00:53:15 +0100160 (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN + 0x40000)
Marek Vasutf9f54862011-11-26 07:15:36 +0100161#define CONFIG_ENV_SIZE 0x40000
162#define CONFIG_ENV_SECT_SIZE 0x40000
Marek Vasut2e499842010-05-11 04:31:44 +0200163
164/*
165 * GPIO settings
166 */
167#define CONFIG_SYS_GPSR0_VAL 0x00000000
168#define CONFIG_SYS_GPSR1_VAL 0x00020000
Marcel Ziswiler44ba7a32015-03-01 00:53:19 +0100169#define CONFIG_SYS_GPSR2_VAL 0x0002c000
Marek Vasut2e499842010-05-11 04:31:44 +0200170#define CONFIG_SYS_GPSR3_VAL 0x00000000
171
172#define CONFIG_SYS_GPCR0_VAL 0x00000000
173#define CONFIG_SYS_GPCR1_VAL 0x00000000
174#define CONFIG_SYS_GPCR2_VAL 0x00000000
175#define CONFIG_SYS_GPCR3_VAL 0x00000000
176
Marcel Ziswiler44ba7a32015-03-01 00:53:19 +0100177#define CONFIG_SYS_GPDR0_VAL 0xc8008000
178#define CONFIG_SYS_GPDR1_VAL 0xfc02a981
179#define CONFIG_SYS_GPDR2_VAL 0x92c3ffff
180#define CONFIG_SYS_GPDR3_VAL 0x0061e804
Marek Vasut2e499842010-05-11 04:31:44 +0200181
Marcel Ziswiler44ba7a32015-03-01 00:53:19 +0100182#define CONFIG_SYS_GAFR0_L_VAL 0x80100000
183#define CONFIG_SYS_GAFR0_U_VAL 0xa5c00010
184#define CONFIG_SYS_GAFR1_L_VAL 0x6992901a
185#define CONFIG_SYS_GAFR1_U_VAL 0xaaa50008
186#define CONFIG_SYS_GAFR2_L_VAL 0xaaaaaaaa
187#define CONFIG_SYS_GAFR2_U_VAL 0x4109a002
188#define CONFIG_SYS_GAFR3_L_VAL 0x54000310
189#define CONFIG_SYS_GAFR3_U_VAL 0x00005401
Marek Vasut2e499842010-05-11 04:31:44 +0200190
191#define CONFIG_SYS_PSSR_VAL 0x30
192
193/*
194 * Clock settings
195 */
196#define CONFIG_SYS_CKEN 0x00500240
197#define CONFIG_SYS_CCCR 0x02000290
198
199/*
200 * Memory settings
201 */
Marcel Ziswiler44ba7a32015-03-01 00:53:19 +0100202#define CONFIG_SYS_MSC0_VAL 0x9ee1c5f2
203#define CONFIG_SYS_MSC1_VAL 0x9ee1f994
204#define CONFIG_SYS_MSC2_VAL 0x9ee19ee1
205#define CONFIG_SYS_MDCNFG_VAL 0x090009c9
206#define CONFIG_SYS_MDREFR_VAL 0x2003a031
207#define CONFIG_SYS_MDMRS_VAL 0x00220022
208#define CONFIG_SYS_FLYCNFG_VAL 0x00010001
Marek Vasut2e499842010-05-11 04:31:44 +0200209#define CONFIG_SYS_SXCNFG_VAL 0x40044004
210
211/*
212 * PCMCIA and CF Interfaces
213 */
Marcel Ziswiler44ba7a32015-03-01 00:53:19 +0100214#define CONFIG_SYS_MECR_VAL 0x00000000
215#define CONFIG_SYS_MCMEM0_VAL 0x00028307
Marek Vasut2e499842010-05-11 04:31:44 +0200216#define CONFIG_SYS_MCMEM1_VAL 0x00014307
Marcel Ziswiler44ba7a32015-03-01 00:53:19 +0100217#define CONFIG_SYS_MCATT0_VAL 0x00038787
Marek Vasut2e499842010-05-11 04:31:44 +0200218#define CONFIG_SYS_MCATT1_VAL 0x0001c787
Marcel Ziswiler44ba7a32015-03-01 00:53:19 +0100219#define CONFIG_SYS_MCIO0_VAL 0x0002830f
Marek Vasut2e499842010-05-11 04:31:44 +0200220#define CONFIG_SYS_MCIO1_VAL 0x0001430f
221
Marek Vasut67a1f002011-11-26 11:27:50 +0100222#include "pxa-common.h"
Marek Vasut2e499842010-05-11 04:31:44 +0200223
Marcel Ziswiler7c49b522015-03-01 00:53:15 +0100224#endif /* __CONFIG_H */