Yusuke Goda | 1a2334a | 2008-03-05 14:30:02 +0900 | [diff] [blame] | 1 | /* |
| 2 | * SH7780 PCI Controller (PCIC) for U-Boot. |
| 3 | * (C) Dustin McIntire (dustin@sensoria.com) |
Nobuhiro Iwamatsu | ab8f4d4 | 2008-03-24 02:11:26 +0900 | [diff] [blame] | 4 | * (C) 2007,2008 Nobuhiro Iwamatsu <iwamatsu@nigauri.org> |
Yusuke Goda | 1a2334a | 2008-03-05 14:30:02 +0900 | [diff] [blame] | 5 | * (C) 2008 Yusuke Goda <goda.yusuke@renesas.com> |
| 6 | * |
| 7 | * See file CREDITS for list of people who contributed to this |
| 8 | * project. |
| 9 | * |
| 10 | * This program is free software; you can redistribute it and/or |
| 11 | * modify it under the terms of the GNU General Public License as |
| 12 | * published by the Free Software Foundation; either version 2 of |
| 13 | * the License, or (at your option) any later version. |
| 14 | * |
| 15 | * This program is distributed in the hope that it will be useful, |
| 16 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 17 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 18 | * GNU General Public License for more details. |
| 19 | * |
| 20 | * You should have received a copy of the GNU General Public License |
| 21 | * along with this program; if not, write to the Free Software |
| 22 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 23 | * MA 02111-1307 USA |
| 24 | */ |
| 25 | |
| 26 | #include <common.h> |
| 27 | |
Yusuke Goda | 1a2334a | 2008-03-05 14:30:02 +0900 | [diff] [blame] | 28 | #include <pci.h> |
Nobuhiro Iwamatsu | b5d10a1 | 2008-09-18 19:34:36 +0900 | [diff] [blame] | 29 | #include <asm/processor.h> |
| 30 | #include <asm/pci.h> |
| 31 | #include <asm/io.h> |
Yusuke Goda | 1a2334a | 2008-03-05 14:30:02 +0900 | [diff] [blame] | 32 | |
| 33 | #define SH7780_VENDOR_ID 0x1912 |
| 34 | #define SH7780_DEVICE_ID 0x0002 |
| 35 | #define SH7780_PCICR_PREFIX 0xA5000000 |
| 36 | #define SH7780_PCICR_PFCS 0x00000800 |
| 37 | #define SH7780_PCICR_FTO 0x00000400 |
| 38 | #define SH7780_PCICR_PFE 0x00000200 |
| 39 | #define SH7780_PCICR_TBS 0x00000100 |
| 40 | #define SH7780_PCICR_ARBM 0x00000040 |
| 41 | #define SH7780_PCICR_IOCS 0x00000004 |
| 42 | #define SH7780_PCICR_PRST 0x00000002 |
| 43 | #define SH7780_PCICR_CFIN 0x00000001 |
| 44 | |
Nobuhiro Iwamatsu | b5d10a1 | 2008-09-18 19:34:36 +0900 | [diff] [blame] | 45 | #define p4_in(addr) (*(vu_long *)addr) |
| 46 | #define p4_out(data, addr) (*(vu_long *)addr) = (data) |
| 47 | #define p4_inw(addr) (*(vu_short *)addr) |
| 48 | #define p4_outw(data, addr) (*(vu_short *)addr) = (data) |
Yusuke Goda | 1a2334a | 2008-03-05 14:30:02 +0900 | [diff] [blame] | 49 | |
| 50 | int pci_sh4_read_config_dword(struct pci_controller *hose, |
| 51 | pci_dev_t dev, int offset, u32 *value) |
| 52 | { |
| 53 | u32 par_data = 0x80000000 | dev; |
| 54 | |
| 55 | p4_out(par_data | (offset & 0xfc), SH7780_PCIPAR); |
| 56 | *value = p4_in(SH7780_PCIPDR); |
| 57 | |
| 58 | return 0; |
| 59 | } |
| 60 | |
| 61 | int pci_sh4_write_config_dword(struct pci_controller *hose, |
| 62 | pci_dev_t dev, int offset, u32 value) |
| 63 | { |
| 64 | u32 par_data = 0x80000000 | dev; |
| 65 | |
| 66 | p4_out(par_data | (offset & 0xfc), SH7780_PCIPAR); |
| 67 | p4_out(value, SH7780_PCIPDR); |
| 68 | return 0; |
| 69 | } |
| 70 | |
| 71 | int pci_sh7780_init(struct pci_controller *hose) |
| 72 | { |
| 73 | p4_out(0x01, SH7780_PCIECR); |
| 74 | |
| 75 | if (p4_inw(SH7780_PCIVID) != SH7780_VENDOR_ID |
Nobuhiro Iwamatsu | b5d10a1 | 2008-09-18 19:34:36 +0900 | [diff] [blame] | 76 | && p4_inw(SH7780_PCIDID) != SH7780_DEVICE_ID) { |
Yusuke Goda | 1a2334a | 2008-03-05 14:30:02 +0900 | [diff] [blame] | 77 | printf("PCI: Unknown PCI host bridge.\n"); |
Nobuhiro Iwamatsu | b5d10a1 | 2008-09-18 19:34:36 +0900 | [diff] [blame] | 78 | return -1; |
Yusuke Goda | 1a2334a | 2008-03-05 14:30:02 +0900 | [diff] [blame] | 79 | } |
| 80 | printf("PCI: SH7780 PCI host bridge found.\n"); |
| 81 | |
| 82 | /* Toggle PCI reset pin */ |
| 83 | p4_out((SH7780_PCICR_PREFIX | SH7780_PCICR_PRST), SH7780_PCICR); |
| 84 | udelay(100000); |
| 85 | p4_out(SH7780_PCICR_PREFIX, SH7780_PCICR); |
| 86 | p4_outw(0x0047, SH7780_PCICMD); |
| 87 | |
| 88 | p4_out(0x07F00001, SH7780_PCILSR0); |
| 89 | p4_out(0x08000000, SH7780_PCILAR0); |
| 90 | p4_out(0x00000000, SH7780_PCILSR1); |
| 91 | p4_out(0, SH7780_PCILAR1); |
| 92 | p4_out(0x08000000, SH7780_PCIMBAR0); |
| 93 | p4_out(0x00000000, SH7780_PCIMBAR1); |
| 94 | |
| 95 | p4_out(0xFD000000, SH7780_PCIMBR0); |
| 96 | p4_out(0x00FC0000, SH7780_PCIMBMR0); |
| 97 | |
| 98 | /* if use Operand Cache then enable PCICSCR Soonp bits. */ |
| 99 | p4_out(0x08000000, SH7780_PCICSAR0); |
| 100 | p4_out(0x0000001B, SH7780_PCICSCR0); /* Snoop bit :On */ |
| 101 | |
| 102 | p4_out((SH7780_PCICR_PREFIX | SH7780_PCICR_CFIN | SH7780_PCICR_ARBM |
| 103 | | SH7780_PCICR_FTO | SH7780_PCICR_PFCS | SH7780_PCICR_PFE), |
| 104 | SH7780_PCICR); |
| 105 | |
| 106 | pci_sh4_init(hose); |
| 107 | return 0; |
| 108 | } |