blob: 200d2c00c5f62137bca9af781dda37f223c78bc2 [file] [log] [blame]
Patrick Delaunaya6743132018-07-09 15:17:19 +02001// SPDX-License-Identifier: (GPL-2.0+ OR BSD-3-Clause)
2/*
3 * Copyright (C) STMicroelectronics 2017 - All Rights Reserved
4 * Author: Ludovic Barre <ludovic.barre@st.com> for STMicroelectronics.
5 */
6#include <dt-bindings/pinctrl/stm32-pinfunc.h>
7
8/ {
9 soc {
10 pinctrl: pin-controller@50002000 {
11 #address-cells = <1>;
12 #size-cells = <1>;
13 compatible = "st,stm32mp157-pinctrl";
14 ranges = <0 0x50002000 0xa400>;
15 interrupt-parent = <&exti>;
16 st,syscfg = <&exti 0x60 0xff>;
17 pins-are-numbered;
18
19 gpioa: gpio@50002000 {
20 gpio-controller;
21 #gpio-cells = <2>;
22 interrupt-controller;
23 #interrupt-cells = <2>;
24 reg = <0x0 0x400>;
25 clocks = <&rcc GPIOA>;
26 st,bank-name = "GPIOA";
27 ngpios = <16>;
28 gpio-ranges = <&pinctrl 0 0 16>;
29 };
30
31 gpiob: gpio@50003000 {
32 gpio-controller;
33 #gpio-cells = <2>;
34 interrupt-controller;
35 #interrupt-cells = <2>;
36 reg = <0x1000 0x400>;
37 clocks = <&rcc GPIOB>;
38 st,bank-name = "GPIOB";
39 ngpios = <16>;
40 gpio-ranges = <&pinctrl 0 16 16>;
41 };
42
43 gpioc: gpio@50004000 {
44 gpio-controller;
45 #gpio-cells = <2>;
46 interrupt-controller;
47 #interrupt-cells = <2>;
48 reg = <0x2000 0x400>;
49 clocks = <&rcc GPIOC>;
50 st,bank-name = "GPIOC";
51 ngpios = <16>;
52 gpio-ranges = <&pinctrl 0 32 16>;
53 };
54
55 gpiod: gpio@50005000 {
56 gpio-controller;
57 #gpio-cells = <2>;
58 interrupt-controller;
59 #interrupt-cells = <2>;
60 reg = <0x3000 0x400>;
61 clocks = <&rcc GPIOD>;
62 st,bank-name = "GPIOD";
63 ngpios = <16>;
64 gpio-ranges = <&pinctrl 0 48 16>;
65 };
66
67 gpioe: gpio@50006000 {
68 gpio-controller;
69 #gpio-cells = <2>;
70 interrupt-controller;
71 #interrupt-cells = <2>;
72 reg = <0x4000 0x400>;
73 clocks = <&rcc GPIOE>;
74 st,bank-name = "GPIOE";
75 ngpios = <16>;
76 gpio-ranges = <&pinctrl 0 64 16>;
77 };
78
79 gpiof: gpio@50007000 {
80 gpio-controller;
81 #gpio-cells = <2>;
82 interrupt-controller;
83 #interrupt-cells = <2>;
84 reg = <0x5000 0x400>;
85 clocks = <&rcc GPIOF>;
86 st,bank-name = "GPIOF";
87 ngpios = <16>;
88 gpio-ranges = <&pinctrl 0 80 16>;
89 };
90
91 gpiog: gpio@50008000 {
92 gpio-controller;
93 #gpio-cells = <2>;
94 interrupt-controller;
95 #interrupt-cells = <2>;
96 reg = <0x6000 0x400>;
97 clocks = <&rcc GPIOG>;
98 st,bank-name = "GPIOG";
99 ngpios = <16>;
100 gpio-ranges = <&pinctrl 0 96 16>;
101 };
102
103 gpioh: gpio@50009000 {
104 gpio-controller;
105 #gpio-cells = <2>;
106 interrupt-controller;
107 #interrupt-cells = <2>;
108 reg = <0x7000 0x400>;
109 clocks = <&rcc GPIOH>;
110 st,bank-name = "GPIOH";
111 ngpios = <16>;
112 gpio-ranges = <&pinctrl 0 112 16>;
113 };
114
115 gpioi: gpio@5000a000 {
116 gpio-controller;
117 #gpio-cells = <2>;
118 interrupt-controller;
119 #interrupt-cells = <2>;
120 reg = <0x8000 0x400>;
121 clocks = <&rcc GPIOI>;
122 st,bank-name = "GPIOI";
123 ngpios = <16>;
124 gpio-ranges = <&pinctrl 0 128 16>;
125 };
126
127 gpioj: gpio@5000b000 {
128 gpio-controller;
129 #gpio-cells = <2>;
130 interrupt-controller;
131 #interrupt-cells = <2>;
132 reg = <0x9000 0x400>;
133 clocks = <&rcc GPIOJ>;
134 st,bank-name = "GPIOJ";
135 ngpios = <16>;
136 gpio-ranges = <&pinctrl 0 144 16>;
137 };
138
139 gpiok: gpio@5000c000 {
140 gpio-controller;
141 #gpio-cells = <2>;
142 interrupt-controller;
143 #interrupt-cells = <2>;
144 reg = <0xa000 0x400>;
145 clocks = <&rcc GPIOK>;
146 st,bank-name = "GPIOK";
147 ngpios = <8>;
148 gpio-ranges = <&pinctrl 0 160 8>;
149 };
150
Patrice Chotard77457fa2019-02-12 16:50:41 +0100151 adc12_usb_pwr_pins_a: adc12-usb-pwr-pins-0 {
152 pins {
153 pinmux = <STM32_PINMUX('A', 4, ANALOG)>, /* ADC12 in18 */
154 <STM32_PINMUX('A', 5, ANALOG)>; /* ADC12 in19 */
155 };
156 };
157
Patrick Delaunaya6743132018-07-09 15:17:19 +0200158 cec_pins_a: cec-0 {
159 pins {
160 pinmux = <STM32_PINMUX('A', 15, AF4)>;
161 bias-disable;
162 drive-open-drain;
163 slew-rate = <0>;
164 };
165 };
166
Patrice Chotard23661602019-02-12 16:50:38 +0100167 ethernet0_rgmii_pins_a: rgmii-0 {
168 pins1 {
169 pinmux = <STM32_PINMUX('G', 5, AF11)>, /* ETH_RGMII_CLK125 */
170 <STM32_PINMUX('G', 4, AF11)>, /* ETH_RGMII_GTX_CLK */
171 <STM32_PINMUX('G', 13, AF11)>, /* ETH_RGMII_TXD0 */
172 <STM32_PINMUX('G', 14, AF11)>, /* ETH_RGMII_TXD1 */
173 <STM32_PINMUX('C', 2, AF11)>, /* ETH_RGMII_TXD2 */
174 <STM32_PINMUX('E', 2, AF11)>, /* ETH_RGMII_TXD3 */
175 <STM32_PINMUX('B', 11, AF11)>, /* ETH_RGMII_TX_CTL */
176 <STM32_PINMUX('A', 2, AF11)>, /* ETH_MDIO */
177 <STM32_PINMUX('C', 1, AF11)>; /* ETH_MDC */
178 bias-disable;
179 drive-push-pull;
180 slew-rate = <3>;
181 };
182 pins2 {
183 pinmux = <STM32_PINMUX('C', 4, AF11)>, /* ETH_RGMII_RXD0 */
184 <STM32_PINMUX('C', 5, AF11)>, /* ETH_RGMII_RXD1 */
185 <STM32_PINMUX('B', 0, AF11)>, /* ETH_RGMII_RXD2 */
186 <STM32_PINMUX('B', 1, AF11)>, /* ETH_RGMII_RXD3 */
187 <STM32_PINMUX('A', 1, AF11)>, /* ETH_RGMII_RX_CLK */
188 <STM32_PINMUX('A', 7, AF11)>; /* ETH_RGMII_RX_CTL */
189 bias-disable;
190 };
191 };
192
193 ethernet0_rgmii_pins_sleep_a: rgmii-sleep-0 {
194 pins1 {
195 pinmux = <STM32_PINMUX('G', 5, ANALOG)>, /* ETH_RGMII_CLK125 */
196 <STM32_PINMUX('G', 4, ANALOG)>, /* ETH_RGMII_GTX_CLK */
197 <STM32_PINMUX('G', 13, ANALOG)>, /* ETH_RGMII_TXD0 */
198 <STM32_PINMUX('G', 14, ANALOG)>, /* ETH_RGMII_TXD1 */
199 <STM32_PINMUX('C', 2, ANALOG)>, /* ETH_RGMII_TXD2 */
200 <STM32_PINMUX('E', 2, ANALOG)>, /* ETH_RGMII_TXD3 */
201 <STM32_PINMUX('B', 11, ANALOG)>, /* ETH_RGMII_TX_CTL */
202 <STM32_PINMUX('A', 2, ANALOG)>, /* ETH_MDIO */
203 <STM32_PINMUX('C', 1, ANALOG)>, /* ETH_MDC */
204 <STM32_PINMUX('C', 4, ANALOG)>, /* ETH_RGMII_RXD0 */
205 <STM32_PINMUX('C', 5, ANALOG)>, /* ETH_RGMII_RXD1 */
206 <STM32_PINMUX('B', 0, ANALOG)>, /* ETH_RGMII_RXD2 */
207 <STM32_PINMUX('B', 1, ANALOG)>, /* ETH_RGMII_RXD3 */
208 <STM32_PINMUX('A', 1, ANALOG)>, /* ETH_RGMII_RX_CLK */
209 <STM32_PINMUX('A', 7, ANALOG)>; /* ETH_RGMII_RX_CTL */
210 };
211 };
212
Patrick Delaunaya6743132018-07-09 15:17:19 +0200213 i2c1_pins_a: i2c1-0 {
214 pins {
215 pinmux = <STM32_PINMUX('D', 12, AF5)>, /* I2C1_SCL */
216 <STM32_PINMUX('F', 15, AF5)>; /* I2C1_SDA */
217 bias-disable;
218 drive-open-drain;
219 slew-rate = <0>;
220 };
221 };
222
Manivannan Sadhasivam89e4dd52019-05-02 13:26:43 +0530223 i2c1_pins_b: i2c1-1 {
224 pins {
225 pinmux = <STM32_PINMUX('F', 14, AF5)>, /* I2C1_SCL */
226 <STM32_PINMUX('F', 15, AF5)>; /* I2C1_SDA */
227 bias-disable;
228 drive-open-drain;
229 slew-rate = <0>;
230 };
231 };
232
Patrick Delaunaya6743132018-07-09 15:17:19 +0200233 i2c2_pins_a: i2c2-0 {
234 pins {
235 pinmux = <STM32_PINMUX('H', 4, AF4)>, /* I2C2_SCL */
236 <STM32_PINMUX('H', 5, AF4)>; /* I2C2_SDA */
237 bias-disable;
238 drive-open-drain;
239 slew-rate = <0>;
240 };
241 };
242
Manivannan Sadhasivam89e4dd52019-05-02 13:26:43 +0530243 i2c2_pins_b: i2c2-1 {
244 pins {
245 pinmux = <STM32_PINMUX('Z', 0, AF3)>, /* I2C2_SCL */
246 <STM32_PINMUX('H', 5, AF4)>; /* I2C2_SDA */
247 bias-disable;
248 drive-open-drain;
249 slew-rate = <0>;
250 };
251 };
252
Patrick Delaunaya6743132018-07-09 15:17:19 +0200253 i2c5_pins_a: i2c5-0 {
254 pins {
255 pinmux = <STM32_PINMUX('A', 11, AF4)>, /* I2C5_SCL */
256 <STM32_PINMUX('A', 12, AF4)>; /* I2C5_SDA */
257 bias-disable;
258 drive-open-drain;
259 slew-rate = <0>;
260 };
261 };
262
Patrice Chotard23661602019-02-12 16:50:38 +0100263 m_can1_pins_a: m-can1-0 {
264 pins1 {
265 pinmux = <STM32_PINMUX('H', 13, AF9)>; /* CAN1_TX */
266 slew-rate = <1>;
267 drive-push-pull;
268 bias-disable;
269 };
270 pins2 {
271 pinmux = <STM32_PINMUX('I', 9, AF9)>; /* CAN1_RX */
272 bias-disable;
273 };
274 };
275
Patrick Delaunaya6743132018-07-09 15:17:19 +0200276 pwm2_pins_a: pwm2-0 {
277 pins {
278 pinmux = <STM32_PINMUX('A', 3, AF1)>; /* TIM2_CH4 */
279 bias-pull-down;
280 drive-push-pull;
281 slew-rate = <0>;
282 };
283 };
284
285 pwm8_pins_a: pwm8-0 {
286 pins {
287 pinmux = <STM32_PINMUX('I', 2, AF3)>; /* TIM8_CH4 */
288 bias-pull-down;
289 drive-push-pull;
290 slew-rate = <0>;
291 };
292 };
293
294 pwm12_pins_a: pwm12-0 {
295 pins {
296 pinmux = <STM32_PINMUX('H', 6, AF2)>; /* TIM12_CH1 */
297 bias-pull-down;
298 drive-push-pull;
299 slew-rate = <0>;
300 };
301 };
302
303 qspi_clk_pins_a: qspi-clk-0 {
304 pins {
305 pinmux = <STM32_PINMUX('F', 10, AF9)>; /* QSPI_CLK */
306 bias-disable;
307 drive-push-pull;
308 slew-rate = <3>;
309 };
310 };
311
312 qspi_bk1_pins_a: qspi-bk1-0 {
313 pins1 {
314 pinmux = <STM32_PINMUX('F', 8, AF10)>, /* QSPI_BK1_IO0 */
315 <STM32_PINMUX('F', 9, AF10)>, /* QSPI_BK1_IO1 */
316 <STM32_PINMUX('F', 7, AF9)>, /* QSPI_BK1_IO2 */
317 <STM32_PINMUX('F', 6, AF9)>; /* QSPI_BK1_IO3 */
318 bias-disable;
319 drive-push-pull;
320 slew-rate = <3>;
321 };
322 pins2 {
323 pinmux = <STM32_PINMUX('B', 6, AF10)>; /* QSPI_BK1_NCS */
324 bias-pull-up;
325 drive-push-pull;
326 slew-rate = <3>;
327 };
328 };
329
330 qspi_bk2_pins_a: qspi-bk2-0 {
331 pins1 {
332 pinmux = <STM32_PINMUX('H', 2, AF9)>, /* QSPI_BK2_IO0 */
333 <STM32_PINMUX('H', 3, AF9)>, /* QSPI_BK2_IO1 */
334 <STM32_PINMUX('G', 10, AF11)>, /* QSPI_BK2_IO2 */
335 <STM32_PINMUX('G', 7, AF11)>; /* QSPI_BK2_IO3 */
336 bias-disable;
337 drive-push-pull;
338 slew-rate = <3>;
339 };
340 pins2 {
341 pinmux = <STM32_PINMUX('C', 0, AF10)>; /* QSPI_BK2_NCS */
342 bias-pull-up;
343 drive-push-pull;
344 slew-rate = <3>;
345 };
346 };
347 sdmmc1_b4_pins_a: sdmmc1-b4@0 {
348 pins {
349 pinmux = <STM32_PINMUX('C', 8, AF12)>, /* SDMMC1_D0 */
350 <STM32_PINMUX('C', 9, AF12)>, /* SDMMC1_D1 */
351 <STM32_PINMUX('C', 10, AF12)>, /* SDMMC1_D2 */
352 <STM32_PINMUX('C', 11, AF12)>, /* SDMMC1_D3 */
353 <STM32_PINMUX('C', 12, AF12)>, /* SDMMC1_CK */
354 <STM32_PINMUX('D', 2, AF12)>; /* SDMMC1_CMD */
355 slew-rate = <3>;
356 drive-push-pull;
357 bias-disable;
358 };
359 };
360
361 sdmmc1_dir_pins_a: sdmmc1-dir@0 {
362 pins {
363 pinmux = <STM32_PINMUX('F', 2, AF11)>, /* SDMMC1_D0DIR */
364 <STM32_PINMUX('C', 7, AF8)>, /* SDMMC1_D123DIR */
365 <STM32_PINMUX('B', 9, AF11)>, /* SDMMC1_CDIR */
366 <STM32_PINMUX('E', 4, AF8)>; /* SDMMC1_CKIN */
367 slew-rate = <3>;
368 drive-push-pull;
369 bias-pull-up;
370 };
371 };
372 sdmmc2_b4_pins_a: sdmmc2-b4@0 {
373 pins {
374 pinmux = <STM32_PINMUX('B', 14, AF9)>, /* SDMMC2_D0 */
375 <STM32_PINMUX('B', 15, AF9)>, /* SDMMC2_D1 */
376 <STM32_PINMUX('B', 3, AF9)>, /* SDMMC2_D2 */
377 <STM32_PINMUX('B', 4, AF9)>, /* SDMMC2_D3 */
378 <STM32_PINMUX('E', 3, AF9)>, /* SDMMC2_CK */
379 <STM32_PINMUX('G', 6, AF10)>; /* SDMMC2_CMD */
380 slew-rate = <3>;
381 drive-push-pull;
382 bias-pull-up;
383 };
384 };
385
386 sdmmc2_d47_pins_a: sdmmc2-d47@0 {
387 pins {
388 pinmux = <STM32_PINMUX('A', 8, AF9)>, /* SDMMC2_D4 */
389 <STM32_PINMUX('A', 9, AF10)>, /* SDMMC2_D5 */
390 <STM32_PINMUX('E', 5, AF9)>, /* SDMMC2_D6 */
391 <STM32_PINMUX('D', 3, AF9)>; /* SDMMC2_D7 */
392 slew-rate = <3>;
393 drive-push-pull;
394 bias-pull-up;
395 };
396 };
397
Manivannan Sadhasivam89e4dd52019-05-02 13:26:43 +0530398 spi2_pins_a: spi2-0 {
399 pins1 {
400 pinmux = <STM32_PINMUX('B', 10, AF5)>, /* SPI2_SCK */
401 <STM32_PINMUX('I', 0, AF5)>, /* SPI2_NSS */
402 <STM32_PINMUX('I', 3, AF5)>; /* SPI2_MOSI */
403 bias-disable;
404 drive-push-pull;
405 slew-rate = <3>;
406 };
407 pins2 {
408 pinmux = <STM32_PINMUX('I', 2, AF5)>; /* SPI2_MISO */
409 bias-disable;
410 };
411 };
412
Patrick Delaunay6fe7dd32019-03-29 15:42:24 +0100413 stusb1600_pins_a: stusb1600-0 {
414 pins {
415 pinmux = <STM32_PINMUX('I', 11, ANALOG)>;
416 bias-pull-up;
417 };
418 };
419
Patrick Delaunaya6743132018-07-09 15:17:19 +0200420 uart4_pins_a: uart4-0 {
421 pins1 {
422 pinmux = <STM32_PINMUX('G', 11, AF6)>; /* UART4_TX */
423 bias-disable;
424 drive-push-pull;
425 slew-rate = <0>;
426 };
427 pins2 {
428 pinmux = <STM32_PINMUX('B', 2, AF8)>; /* UART4_RX */
429 bias-disable;
430 };
431 };
Patrice Chotard8e9c94d2018-08-10 17:12:11 +0200432
Manivannan Sadhasivam89e4dd52019-05-02 13:26:43 +0530433 uart4_pins_b: uart4-1 {
434 pins1 {
435 pinmux = <STM32_PINMUX('D', 1, AF8)>; /* UART4_TX */
436 bias-disable;
437 drive-push-pull;
438 slew-rate = <0>;
439 };
440 pins2 {
441 pinmux = <STM32_PINMUX('B', 2, AF8)>; /* UART4_RX */
442 bias-disable;
443 };
444 };
445
446 uart7_pins_a: uart7-0 {
447 pins1 {
448 pinmux = <STM32_PINMUX('E', 8, AF7)>; /* UART4_TX */
449 bias-disable;
450 drive-push-pull;
451 slew-rate = <0>;
452 };
453 pins2 {
454 pinmux = <STM32_PINMUX('E', 7, AF7)>, /* UART4_RX */
455 <STM32_PINMUX('E', 10, AF7)>, /* UART4_CTS */
456 <STM32_PINMUX('E', 9, AF7)>; /* UART4_RTS */
457 bias-disable;
458 };
459 };
460
Patrice Chotard8e9c94d2018-08-10 17:12:11 +0200461 usbotg_hs_pins_a: usbotg_hs-0 {
462 pins {
463 pinmux = <STM32_PINMUX('A', 10, ANALOG)>; /* OTG_ID */
464 };
465 };
Patrick Delaunaya6743132018-07-09 15:17:19 +0200466 };
467
468 pinctrl_z: pin-controller-z@54004000 {
469 #address-cells = <1>;
470 #size-cells = <1>;
471 compatible = "st,stm32mp157-z-pinctrl";
472 ranges = <0 0x54004000 0x400>;
473 pins-are-numbered;
474 interrupt-parent = <&exti>;
475 st,syscfg = <&exti 0x60 0xff>;
476
477 gpioz: gpio@54004000 {
478 gpio-controller;
479 #gpio-cells = <2>;
480 interrupt-controller;
481 #interrupt-cells = <2>;
482 reg = <0 0x400>;
483 clocks = <&rcc GPIOZ>;
484 st,bank-name = "GPIOZ";
485 st,bank-ioport = <11>;
486 ngpios = <8>;
487 gpio-ranges = <&pinctrl_z 0 400 8>;
488 };
489
490 i2c4_pins_a: i2c4-0 {
491 pins {
492 pinmux = <STM32_PINMUX('Z', 4, AF6)>, /* I2C4_SCL */
493 <STM32_PINMUX('Z', 5, AF6)>; /* I2C4_SDA */
494 bias-disable;
495 drive-open-drain;
496 slew-rate = <0>;
497 };
498 };
Patrice Chotard23661602019-02-12 16:50:38 +0100499
500 spi1_pins_a: spi1-0 {
501 pins1 {
502 pinmux = <STM32_PINMUX('Z', 0, AF5)>, /* SPI1_SCK */
503 <STM32_PINMUX('Z', 2, AF5)>; /* SPI1_MOSI */
504 bias-disable;
505 drive-push-pull;
506 slew-rate = <1>;
507 };
508
509 pins2 {
510 pinmux = <STM32_PINMUX('Z', 1, AF5)>; /* SPI1_MISO */
511 bias-disable;
512 };
513 };
Patrick Delaunaya6743132018-07-09 15:17:19 +0200514 };
515 };
516};