blob: 2b1d768f1b5bdc8fa7daa1b324debf7c1d3a2615 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Prabhakar Kushwaha7d436072013-09-12 11:11:28 +05302/*
York Sunc60dee02014-03-27 17:54:48 -07003 * Copyright 2013-2014 Freescale Semiconductor, Inc.
Prabhakar Kushwaha7d436072013-09-12 11:11:28 +05304 */
5
6#include <common.h>
7#include <i2c.h>
8#include <hwconfig.h>
9#include <asm/mmu.h>
York Sun5614e712013-09-30 09:22:09 -070010#include <fsl_ddr_sdram.h>
11#include <fsl_ddr_dimm_params.h>
Prabhakar Kushwaha7d436072013-09-12 11:11:28 +053012#include <asm/fsl_law.h>
tang yuantian7d0e97a2014-12-18 10:20:07 +080013#include <asm/mpc85xx_gpio.h>
Prabhakar Kushwaha7d436072013-09-12 11:11:28 +053014#include "ddr.h"
15
16DECLARE_GLOBAL_DATA_PTR;
17
18void fsl_ddr_board_options(memctl_options_t *popts,
19 dimm_params_t *pdimm,
20 unsigned int ctrl_num)
21{
22 const struct board_specific_parameters *pbsp, *pbsp_highest = NULL;
23 ulong ddr_freq;
24
25 if (ctrl_num > 2) {
26 printf("Not supported controller number %d\n", ctrl_num);
27 return;
28 }
29 if (!pdimm->n_ranks)
30 return;
31
32 pbsp = udimms[0];
33
34 /* Get clk_adjust, cpo, write_data_delay,2t, according to the board ddr
35 * freqency and n_banks specified in board_specific_parameters table.
36 */
37 ddr_freq = get_ddr_freq(0) / 1000000;
38 while (pbsp->datarate_mhz_high) {
39 if (pbsp->n_ranks == pdimm->n_ranks &&
40 (pdimm->rank_density >> 30) >= pbsp->rank_gb) {
41 if (ddr_freq <= pbsp->datarate_mhz_high) {
Prabhakar Kushwaha7d436072013-09-12 11:11:28 +053042 popts->clk_adjust = pbsp->clk_adjust;
43 popts->wrlvl_start = pbsp->wrlvl_start;
44 popts->wrlvl_ctl_2 = pbsp->wrlvl_ctl_2;
45 popts->wrlvl_ctl_3 = pbsp->wrlvl_ctl_3;
Prabhakar Kushwaha7d436072013-09-12 11:11:28 +053046 goto found;
47 }
48 pbsp_highest = pbsp;
49 }
50 pbsp++;
51 }
52
53 if (pbsp_highest) {
54 printf("Error: board specific timing not found\n");
55 printf("for data rate %lu MT/s\n", ddr_freq);
56 printf("Trying to use the highest speed (%u) parameters\n",
57 pbsp_highest->datarate_mhz_high);
Prabhakar Kushwaha7d436072013-09-12 11:11:28 +053058 popts->clk_adjust = pbsp_highest->clk_adjust;
59 popts->wrlvl_start = pbsp_highest->wrlvl_start;
60 popts->wrlvl_ctl_2 = pbsp->wrlvl_ctl_2;
61 popts->wrlvl_ctl_3 = pbsp->wrlvl_ctl_3;
Prabhakar Kushwaha7d436072013-09-12 11:11:28 +053062 } else {
63 panic("DIMM is not supported by this board");
64 }
65found:
66 debug("Found timing match: n_ranks %d, data rate %d, rank_gb %d\n"
67 "\tclk_adjust %d, wrlvl_start %d, wrlvl_ctrl_2 0x%x, "
68 "wrlvl_ctrl_3 0x%x\n",
69 pbsp->n_ranks, pbsp->datarate_mhz_high, pbsp->rank_gb,
70 pbsp->clk_adjust, pbsp->wrlvl_start, pbsp->wrlvl_ctl_2,
71 pbsp->wrlvl_ctl_3);
72
73 /*
74 * Factors to consider for half-strength driver enable:
75 * - number of DIMMs installed
76 */
York Sunc60dee02014-03-27 17:54:48 -070077 popts->half_strength_driver_enable = 1;
Prabhakar Kushwaha7d436072013-09-12 11:11:28 +053078 /*
79 * Write leveling override
80 */
81 popts->wrlvl_override = 1;
82 popts->wrlvl_sample = 0xf;
83
84 /*
85 * rtt and rtt_wr override
86 */
87 popts->rtt_override = 0;
88
89 /* Enable ZQ calibration */
90 popts->zq_en = 1;
91
92 /* DHC_EN =1, ODT = 75 Ohm */
York Sunc60dee02014-03-27 17:54:48 -070093#ifdef CONFIG_SYS_FSL_DDR4
94 popts->ddr_cdr1 = DDR_CDR1_DHC_EN | DDR_CDR1_ODT(DDR_CDR_ODT_80ohm);
95 popts->ddr_cdr2 = DDR_CDR2_ODT(DDR_CDR_ODT_80ohm) |
96 DDR_CDR2_VREF_OVRD(70); /* Vref = 70% */
Shengzhou Liu90101382016-11-15 17:15:21 +080097
98 /* optimize cpo for erratum A-009942 */
99 popts->cpo_sample = 0x69;
York Sunc60dee02014-03-27 17:54:48 -0700100#else
Prabhakar Kushwaha7d436072013-09-12 11:11:28 +0530101 popts->ddr_cdr1 = DDR_CDR1_DHC_EN | DDR_CDR1_ODT(DDR_CDR_ODT_75ohm);
102 popts->ddr_cdr2 = DDR_CDR2_ODT(DDR_CDR_ODT_75ohm);
York Sunc60dee02014-03-27 17:54:48 -0700103#endif
Prabhakar Kushwaha7d436072013-09-12 11:11:28 +0530104}
105
tang yuantian7d0e97a2014-12-18 10:20:07 +0800106#if defined(CONFIG_DEEP_SLEEP)
107void board_mem_sleep_setup(void)
108{
109 void __iomem *qixis_base = (void *)QIXIS_BASE;
110
111 /* does not provide HW signals for power management */
112 clrbits_8(qixis_base + 0x21, 0x2);
113 /* Disable MCKE isolation */
114 gpio_set_value(2, 0);
115 udelay(1);
116}
117#endif
118
Simon Glassf1683aa2017-04-06 12:47:05 -0600119int dram_init(void)
Prabhakar Kushwaha7d436072013-09-12 11:11:28 +0530120{
121 phys_size_t dram_size;
122
123 puts("Initializing....using SPD\n");
124
125 dram_size = fsl_ddr_sdram();
126
127 dram_size = setup_ddr_tlbs(dram_size / 0x100000);
128 dram_size *= 0x100000;
129
130 puts(" DDR: ");
tang yuantian7d0e97a2014-12-18 10:20:07 +0800131
132#if defined(CONFIG_DEEP_SLEEP) && !defined(CONFIG_SPL_BUILD)
133 fsl_dp_resume();
134#endif
135
Simon Glass088454c2017-03-31 08:40:25 -0600136 gd->ram_size = dram_size;
137
138 return 0;
Prabhakar Kushwaha7d436072013-09-12 11:11:28 +0530139}