blob: ef23d0040859e6470f3748da55bcbce4d5c94368 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Kim Phillips5e918a92008-01-16 00:38:05 -06002/*
3 * Copyright (C) 2007 Freescale Semiconductor, Inc.
4 * Kevin Lam <kevin.lam@freescale.com>
5 * Joe D'Abbraccio <joe.d'abbraccio@freescale.com>
Kim Phillips5e918a92008-01-16 00:38:05 -06006 */
7
8#ifndef __CONFIG_H
9#define __CONFIG_H
10
11/*
12 * High Level Configuration Options
13 */
14#define CONFIG_E300 1 /* E300 family */
Kim Phillips5e918a92008-01-16 00:38:05 -060015
Anton Vorontsovc9646ed2009-06-10 00:25:30 +040016#define CONFIG_HWCONFIG
Timur Tabi89c77842008-02-08 13:15:55 -060017
18/*
19 * On-board devices
20 */
Timur Tabi89c77842008-02-08 13:15:55 -060021#define CONFIG_VSC7385_ENET
22
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020023/* System performance - define the value i.e. CONFIG_SYS_XXX
Kim Phillips5e918a92008-01-16 00:38:05 -060024*/
25
Kim Phillips5e918a92008-01-16 00:38:05 -060026/* System Clock Configuration Register */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020027#define CONFIG_SYS_SCCR_TSEC1CM 1 /* eTSEC1 clock mode (0-3) */
28#define CONFIG_SYS_SCCR_TSEC2CM 1 /* eTSEC2 clock mode (0-3) */
Joe Hershberger5afe9722011-10-11 23:57:19 -050029#define CONFIG_SYS_SCCR_SATACM SCCR_SATACM_2 /* SATA1-4 clock mode (0-3) */
Kim Phillips5e918a92008-01-16 00:38:05 -060030
31/*
32 * System IO Config
33 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020034#define CONFIG_SYS_SICRH 0x08200000
35#define CONFIG_SYS_SICRL 0x00000000
Kim Phillips5e918a92008-01-16 00:38:05 -060036
37/*
38 * Output Buffer Impedance
39 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020040#define CONFIG_SYS_OBIR 0x30100000
Kim Phillips5e918a92008-01-16 00:38:05 -060041
42/*
Timur Tabi89c77842008-02-08 13:15:55 -060043 * Device configurations
44 */
45
46/* Vitesse 7385 */
47
48#ifdef CONFIG_VSC7385_ENET
49
50#define CONFIG_TSEC2
51
52/* The flash address and size of the VSC7385 firmware image */
53#define CONFIG_VSC7385_IMAGE 0xFE7FE000
54#define CONFIG_VSC7385_IMAGE_SIZE 8192
55
56#endif
57
58/*
Kim Phillips5e918a92008-01-16 00:38:05 -060059 * DDR Setup
60 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020061#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */
62#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
63#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
64#define CONFIG_SYS_DDR_SDRAM_CLK_CNTL 0x03000000
65#define CONFIG_SYS_83XX_DDR_USES_CS0
Kim Phillips5e918a92008-01-16 00:38:05 -060066
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020067#define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_DHC_EN | DDRCDR_ODT | DDRCDR_Q_DRN)
Kim Phillips5e918a92008-01-16 00:38:05 -060068
69#undef CONFIG_DDR_ECC /* support DDR ECC function */
70#undef CONFIG_DDR_ECC_CMD /* Use DDR ECC user commands */
71
72#undef CONFIG_NEVER_ASSERT_ODT_TO_CPU /* Never assert ODT to internal IOs */
73
74/*
75 * Manually set up DDR parameters
76 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020077#define CONFIG_SYS_DDR_SIZE 256 /* MB */
Joe Hershberger2fef4022011-10-11 23:57:29 -050078#define CONFIG_SYS_DDR_CS0_BNDS 0x0000000f
79#define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \
80 | CSCONFIG_ODT_WR_ONLY_CURRENT \
81 | CSCONFIG_ROW_BIT_13 \
82 | CSCONFIG_COL_BIT_10)
Kim Phillips5e918a92008-01-16 00:38:05 -060083
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020084#define CONFIG_SYS_DDR_TIMING_3 0x00000000
85#define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \
Kim Phillips5e918a92008-01-16 00:38:05 -060086 | (0 << TIMING_CFG0_WRT_SHIFT) \
87 | (0 << TIMING_CFG0_RRT_SHIFT) \
88 | (0 << TIMING_CFG0_WWT_SHIFT) \
89 | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
90 | (6 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
91 | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
92 | (2 << TIMING_CFG0_MRS_CYC_SHIFT))
Kim Phillips5e918a92008-01-16 00:38:05 -060093 /* 0x00260802 */ /* DDR400 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020094#define CONFIG_SYS_DDR_TIMING_1 ((3 << TIMING_CFG1_PRETOACT_SHIFT) \
Kim Phillips5e918a92008-01-16 00:38:05 -060095 | (9 << TIMING_CFG1_ACTTOPRE_SHIFT) \
96 | (3 << TIMING_CFG1_ACTTORW_SHIFT) \
97 | (7 << TIMING_CFG1_CASLAT_SHIFT) \
98 | (13 << TIMING_CFG1_REFREC_SHIFT) \
99 | (3 << TIMING_CFG1_WRREC_SHIFT) \
100 | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
101 | (2 << TIMING_CFG1_WRTORD_SHIFT))
Kim Phillips5e918a92008-01-16 00:38:05 -0600102 /* 0x3937d322 */
Joe Hershberger2fef4022011-10-11 23:57:29 -0500103#define CONFIG_SYS_DDR_TIMING_2 ((0 << TIMING_CFG2_ADD_LAT_SHIFT) \
104 | (5 << TIMING_CFG2_CPO_SHIFT) \
105 | (3 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
106 | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
107 | (3 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
108 | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
109 | (8 << TIMING_CFG2_FOUR_ACT_SHIFT))
110 /* 0x02984cc8 */
Kim Phillips5e918a92008-01-16 00:38:05 -0600111
Kim Phillips8eceeb72009-08-21 16:33:15 -0500112#define CONFIG_SYS_DDR_INTERVAL ((1024 << SDRAM_INTERVAL_REFINT_SHIFT) \
113 | (0 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
Kim Phillips5e918a92008-01-16 00:38:05 -0600114 /* 0x06090100 */
115
116#if defined(CONFIG_DDR_2T_TIMING)
Joe Hershberger5afe9722011-10-11 23:57:19 -0500117#define CONFIG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SREN \
Joe Hershberger2fef4022011-10-11 23:57:29 -0500118 | SDRAM_CFG_SDRAM_TYPE_DDR2 \
119 | SDRAM_CFG_32_BE \
120 | SDRAM_CFG_2T_EN)
121 /* 0x43088000 */
Kim Phillips5e918a92008-01-16 00:38:05 -0600122#else
Joe Hershberger5afe9722011-10-11 23:57:19 -0500123#define CONFIG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SREN \
Joe Hershberger2fef4022011-10-11 23:57:29 -0500124 | SDRAM_CFG_SDRAM_TYPE_DDR2)
Joe Hershberger5afe9722011-10-11 23:57:19 -0500125 /* 0x43000000 */
Kim Phillips5e918a92008-01-16 00:38:05 -0600126#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200127#define CONFIG_SYS_DDR_SDRAM_CFG2 0x00001000 /* 1 posted refresh */
Kim Phillips8eceeb72009-08-21 16:33:15 -0500128#define CONFIG_SYS_DDR_MODE ((0x0406 << SDRAM_MODE_ESD_SHIFT) \
Joe Hershberger5afe9722011-10-11 23:57:19 -0500129 | (0x0442 << SDRAM_MODE_SD_SHIFT))
130 /* 0x04400442 */ /* DDR400 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200131#define CONFIG_SYS_DDR_MODE2 0x00000000
Kim Phillips5e918a92008-01-16 00:38:05 -0600132
133/*
134 * Memory test
135 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200136#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
137#define CONFIG_SYS_MEMTEST_START 0x00040000 /* memtest region */
138#define CONFIG_SYS_MEMTEST_END 0x0ef70010
Kim Phillips5e918a92008-01-16 00:38:05 -0600139
140/*
141 * The reserved memory
142 */
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200143#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Kim Phillips5e918a92008-01-16 00:38:05 -0600144
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200145#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
146#define CONFIG_SYS_RAMBOOT
Kim Phillips5e918a92008-01-16 00:38:05 -0600147#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200148#undef CONFIG_SYS_RAMBOOT
Kim Phillips5e918a92008-01-16 00:38:05 -0600149#endif
150
Kevin Hao16c8c172016-07-08 11:25:14 +0800151#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */
Joe Hershberger5afe9722011-10-11 23:57:19 -0500152#define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
Kim Phillips5e918a92008-01-16 00:38:05 -0600153
154/*
155 * Initial RAM Base Address Setup
156 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200157#define CONFIG_SYS_INIT_RAM_LOCK 1
158#define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200159#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */
Joe Hershberger5afe9722011-10-11 23:57:19 -0500160#define CONFIG_SYS_GBL_DATA_OFFSET \
161 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Kim Phillips5e918a92008-01-16 00:38:05 -0600162
163/*
164 * Local Bus Configuration & Clock Setup
165 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200166#define CONFIG_SYS_LBC_LBCR 0x00000000
Becky Bruce0914f482010-06-17 11:37:18 -0500167#define CONFIG_FSL_ELBC 1
Kim Phillips5e918a92008-01-16 00:38:05 -0600168
169/*
170 * FLASH on the Local Bus
171 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200172#define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */
173#define CONFIG_SYS_FLASH_SIZE 8 /* max FLASH size is 32M */
Kim Phillips5e918a92008-01-16 00:38:05 -0600174
Joe Hershberger5afe9722011-10-11 23:57:19 -0500175#define CONFIG_SYS_FLASH_EMPTY_INFO /* display empty sectors */
Kim Phillips5e918a92008-01-16 00:38:05 -0600176
Kim Phillips5e918a92008-01-16 00:38:05 -0600177
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200178#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
179#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max sectors per device */
Kim Phillips5e918a92008-01-16 00:38:05 -0600180
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200181#undef CONFIG_SYS_FLASH_CHECKSUM
182#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
183#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Kim Phillips5e918a92008-01-16 00:38:05 -0600184
Anton Vorontsov46a3aee2008-03-24 17:40:23 +0300185/*
186 * NAND Flash on the Local Bus
187 */
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500188#define CONFIG_SYS_NAND_BASE 0xE0600000
Mario Sixa8f97532019-01-21 09:18:01 +0100189
Mario Sixa8f97532019-01-21 09:18:01 +0100190
Timur Tabi89c77842008-02-08 13:15:55 -0600191/* Vitesse 7385 */
192
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200193#define CONFIG_SYS_VSC7385_BASE 0xF0000000
Kim Phillips5e918a92008-01-16 00:38:05 -0600194
Timur Tabi89c77842008-02-08 13:15:55 -0600195#ifdef CONFIG_VSC7385_ENET
196
Mario Sixa8f97532019-01-21 09:18:01 +0100197
Timur Tabi89c77842008-02-08 13:15:55 -0600198#endif
199
Kim Phillips5e918a92008-01-16 00:38:05 -0600200/*
201 * Serial Port
202 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200203#define CONFIG_SYS_NS16550_SERIAL
204#define CONFIG_SYS_NS16550_REG_SIZE 1
205#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Kim Phillips5e918a92008-01-16 00:38:05 -0600206
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200207#define CONFIG_SYS_BAUDRATE_TABLE \
Joe Hershberger5afe9722011-10-11 23:57:19 -0500208 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
Kim Phillips5e918a92008-01-16 00:38:05 -0600209
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200210#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
211#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
Kim Phillips5e918a92008-01-16 00:38:05 -0600212
Anton Vorontsov2bd74602008-03-24 17:40:43 +0300213/* SERDES */
214#define CONFIG_FSL_SERDES
215#define CONFIG_FSL_SERDES1 0xe3000
216#define CONFIG_FSL_SERDES2 0xe3100
217
Kim Phillips5e918a92008-01-16 00:38:05 -0600218/* I2C */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200219#define CONFIG_SYS_I2C
220#define CONFIG_SYS_I2C_FSL
221#define CONFIG_SYS_FSL_I2C_SPEED 400000
222#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
223#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
224#define CONFIG_SYS_I2C_NOPROBES { {0, 0x51} }
Kim Phillips5e918a92008-01-16 00:38:05 -0600225
226/*
227 * Config on-board RTC
228 */
229#define CONFIG_RTC_DS1374 /* use ds1374 rtc via i2c */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200230#define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
Kim Phillips5e918a92008-01-16 00:38:05 -0600231
232/*
233 * General PCI
234 * Addresses are mapped 1-1.
235 */
Joe Hershberger5afe9722011-10-11 23:57:19 -0500236#define CONFIG_SYS_PCI_MEM_BASE 0x80000000
237#define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BASE
238#define CONFIG_SYS_PCI_MEM_SIZE 0x10000000 /* 256M */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200239#define CONFIG_SYS_PCI_MMIO_BASE 0x90000000
240#define CONFIG_SYS_PCI_MMIO_PHYS CONFIG_SYS_PCI_MMIO_BASE
241#define CONFIG_SYS_PCI_MMIO_SIZE 0x10000000 /* 256M */
242#define CONFIG_SYS_PCI_IO_BASE 0x00000000
243#define CONFIG_SYS_PCI_IO_PHYS 0xE0300000
244#define CONFIG_SYS_PCI_IO_SIZE 0x100000 /* 1M */
Kim Phillips5e918a92008-01-16 00:38:05 -0600245
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200246#define CONFIG_SYS_PCI_SLV_MEM_LOCAL CONFIG_SYS_SDRAM_BASE
247#define CONFIG_SYS_PCI_SLV_MEM_BUS 0x00000000
248#define CONFIG_SYS_PCI_SLV_MEM_SIZE 0x80000000
Kim Phillips5e918a92008-01-16 00:38:05 -0600249
Anton Vorontsov7e915582009-02-19 18:20:52 +0300250#define CONFIG_SYS_PCIE1_BASE 0xA0000000
251#define CONFIG_SYS_PCIE1_CFG_BASE 0xA0000000
252#define CONFIG_SYS_PCIE1_CFG_SIZE 0x08000000
253#define CONFIG_SYS_PCIE1_MEM_BASE 0xA8000000
254#define CONFIG_SYS_PCIE1_MEM_PHYS 0xA8000000
255#define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000
256#define CONFIG_SYS_PCIE1_IO_BASE 0x00000000
257#define CONFIG_SYS_PCIE1_IO_PHYS 0xB8000000
258#define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000
259
260#define CONFIG_SYS_PCIE2_BASE 0xC0000000
261#define CONFIG_SYS_PCIE2_CFG_BASE 0xC0000000
262#define CONFIG_SYS_PCIE2_CFG_SIZE 0x08000000
263#define CONFIG_SYS_PCIE2_MEM_BASE 0xC8000000
264#define CONFIG_SYS_PCIE2_MEM_PHYS 0xC8000000
265#define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000
266#define CONFIG_SYS_PCIE2_IO_BASE 0x00000000
267#define CONFIG_SYS_PCIE2_IO_PHYS 0xD8000000
268#define CONFIG_SYS_PCIE2_IO_SIZE 0x00800000
269
Kim Phillips5e918a92008-01-16 00:38:05 -0600270#ifdef CONFIG_PCI
Gabor Juhos842033e2013-05-30 07:06:12 +0000271#define CONFIG_PCI_INDIRECT_BRIDGE
Kim Phillips5e918a92008-01-16 00:38:05 -0600272
Kim Phillips5e918a92008-01-16 00:38:05 -0600273#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200274#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
Kim Phillips5e918a92008-01-16 00:38:05 -0600275#endif /* CONFIG_PCI */
276
Kim Phillips5e918a92008-01-16 00:38:05 -0600277/*
278 * TSEC
279 */
Timur Tabi89c77842008-02-08 13:15:55 -0600280#ifdef CONFIG_TSEC_ENET
Kim Phillips5e918a92008-01-16 00:38:05 -0600281
Timur Tabi89c77842008-02-08 13:15:55 -0600282#define CONFIG_GMII /* MII PHY management */
283
284#define CONFIG_TSEC1
285
286#ifdef CONFIG_TSEC1
287#define CONFIG_HAS_ETH0
Kim Phillips5e918a92008-01-16 00:38:05 -0600288#define CONFIG_TSEC1_NAME "TSEC0"
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200289#define CONFIG_SYS_TSEC1_OFFSET 0x24000
Kim Phillips5e918a92008-01-16 00:38:05 -0600290#define TSEC1_PHY_ADDR 2
Kim Phillips5e918a92008-01-16 00:38:05 -0600291#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
Kim Phillips5e918a92008-01-16 00:38:05 -0600292#define TSEC1_PHYIDX 0
Timur Tabi89c77842008-02-08 13:15:55 -0600293#endif
Kim Phillips5e918a92008-01-16 00:38:05 -0600294
Timur Tabi89c77842008-02-08 13:15:55 -0600295#ifdef CONFIG_TSEC2
296#define CONFIG_HAS_ETH1
297#define CONFIG_TSEC2_NAME "TSEC1"
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200298#define CONFIG_SYS_TSEC2_OFFSET 0x25000
Timur Tabi89c77842008-02-08 13:15:55 -0600299#define TSEC2_PHY_ADDR 0x1c
300#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
301#define TSEC2_PHYIDX 0
302#endif
Kim Phillips5e918a92008-01-16 00:38:05 -0600303
304/* Options are: TSEC[0-1] */
305#define CONFIG_ETHPRIME "TSEC0"
306
Timur Tabi89c77842008-02-08 13:15:55 -0600307#endif
308
Kim Phillips5e918a92008-01-16 00:38:05 -0600309/*
Kim Phillips730e7922008-03-28 14:31:23 -0500310 * SATA
311 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200312#define CONFIG_SYS_SATA_MAX_DEVICE 2
Kim Phillips730e7922008-03-28 14:31:23 -0500313#define CONFIG_SATA1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200314#define CONFIG_SYS_SATA1_OFFSET 0x18000
Joe Hershberger5afe9722011-10-11 23:57:19 -0500315#define CONFIG_SYS_SATA1 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA1_OFFSET)
316#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
Kim Phillips730e7922008-03-28 14:31:23 -0500317#define CONFIG_SATA2
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200318#define CONFIG_SYS_SATA2_OFFSET 0x19000
Joe Hershberger5afe9722011-10-11 23:57:19 -0500319#define CONFIG_SYS_SATA2 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA2_OFFSET)
320#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
Kim Phillips730e7922008-03-28 14:31:23 -0500321
322#ifdef CONFIG_FSL_SATA
323#define CONFIG_LBA48
Kim Phillips730e7922008-03-28 14:31:23 -0500324#endif
325
326/*
Kim Phillips5e918a92008-01-16 00:38:05 -0600327 * Environment
328 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200329#ifndef CONFIG_SYS_RAMBOOT
Joe Hershberger5afe9722011-10-11 23:57:19 -0500330 #define CONFIG_ENV_ADDR \
331 (CONFIG_SYS_MONITOR_BASE+CONFIG_SYS_MONITOR_LEN)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200332 #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K (one sector) for env */
333 #define CONFIG_ENV_SIZE 0x4000
Kim Phillips5e918a92008-01-16 00:38:05 -0600334#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200335 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE-0x1000)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200336 #define CONFIG_ENV_SIZE 0x2000
Kim Phillips5e918a92008-01-16 00:38:05 -0600337#endif
338
339#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200340#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Kim Phillips5e918a92008-01-16 00:38:05 -0600341
342/*
343 * BOOTP options
344 */
345#define CONFIG_BOOTP_BOOTFILESIZE
Kim Phillips5e918a92008-01-16 00:38:05 -0600346
Kim Phillips5e918a92008-01-16 00:38:05 -0600347/*
348 * Command line configuration.
349 */
Kim Phillips5e918a92008-01-16 00:38:05 -0600350
Kim Phillips5e918a92008-01-16 00:38:05 -0600351#undef CONFIG_WATCHDOG /* watchdog disabled */
352
Anton Vorontsovc9646ed2009-06-10 00:25:30 +0400353#ifdef CONFIG_MMC
Chenhui Zhaoa6da8b82011-01-04 17:23:05 +0800354#define CONFIG_FSL_ESDHC_PIN_MUX
Anton Vorontsovc9646ed2009-06-10 00:25:30 +0400355#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC83xx_ESDHC_ADDR
Anton Vorontsovc9646ed2009-06-10 00:25:30 +0400356#endif
357
Kim Phillips5e918a92008-01-16 00:38:05 -0600358/*
359 * Miscellaneous configurable options
360 */
Joe Hershberger5afe9722011-10-11 23:57:19 -0500361#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Kim Phillips5e918a92008-01-16 00:38:05 -0600362
Kim Phillips5e918a92008-01-16 00:38:05 -0600363/*
364 * For booting Linux, the board info and command line data
Ira W. Snyder9f530d52010-09-10 15:42:32 -0700365 * have to be in the first 256 MB of memory, since this is
Kim Phillips5e918a92008-01-16 00:38:05 -0600366 * the maximum mapped by the Linux kernel during initialization.
367 */
Joe Hershberger5afe9722011-10-11 23:57:19 -0500368#define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux */
Kevin Hao63865272016-07-08 11:25:15 +0800369#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Kim Phillips5e918a92008-01-16 00:38:05 -0600370
Kim Phillips5e918a92008-01-16 00:38:05 -0600371#if defined(CONFIG_CMD_KGDB)
372#define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
Kim Phillips5e918a92008-01-16 00:38:05 -0600373#endif
374
375/*
376 * Environment Configuration
377 */
378#define CONFIG_ENV_OVERWRITE
379
Anton Vorontsov18e69a32008-03-14 23:20:18 +0300380#define CONFIG_HAS_FSL_DR_USB
Nikhil Badola6c3c5752014-10-20 16:31:01 +0530381#define CONFIG_USB_EHCI_FSL
382#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
Anton Vorontsov18e69a32008-03-14 23:20:18 +0300383
Joe Hershberger5afe9722011-10-11 23:57:19 -0500384#define CONFIG_NETDEV "eth1"
Kim Phillips5e918a92008-01-16 00:38:05 -0600385
Mario Six5bc05432018-03-28 14:38:20 +0200386#define CONFIG_HOSTNAME "mpc837x_rdb"
Joe Hershberger8b3637c2011-10-13 13:03:47 +0000387#define CONFIG_ROOTPATH "/nfsroot"
Joe Hershberger5afe9722011-10-11 23:57:19 -0500388#define CONFIG_RAMDISKFILE "rootfs.ext2.gz.uboot"
Joe Hershbergerb3f44c22011-10-13 13:03:48 +0000389#define CONFIG_BOOTFILE "uImage"
Joe Hershberger5afe9722011-10-11 23:57:19 -0500390 /* U-Boot image on TFTP server */
391#define CONFIG_UBOOTPATH "u-boot.bin"
392#define CONFIG_FDTFILE "mpc8379_rdb.dtb"
Kim Phillips5e918a92008-01-16 00:38:05 -0600393
Joe Hershberger5afe9722011-10-11 23:57:19 -0500394 /* default location for tftp and bootm */
395#define CONFIG_LOADADDR 800000
Kim Phillips5e918a92008-01-16 00:38:05 -0600396
Kim Phillips5e918a92008-01-16 00:38:05 -0600397#define CONFIG_EXTRA_ENV_SETTINGS \
Joe Hershberger5afe9722011-10-11 23:57:19 -0500398 "netdev=" CONFIG_NETDEV "\0" \
399 "uboot=" CONFIG_UBOOTPATH "\0" \
Kim Phillips5e918a92008-01-16 00:38:05 -0600400 "tftpflash=tftp $loadaddr $uboot;" \
Marek Vasut5368c552012-09-23 17:41:24 +0200401 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
402 " +$filesize; " \
403 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
404 " +$filesize; " \
405 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
406 " $filesize; " \
407 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
408 " +$filesize; " \
409 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
410 " $filesize\0" \
Kim Phillips79f516b2009-08-21 16:34:38 -0500411 "fdtaddr=780000\0" \
Joe Hershberger5afe9722011-10-11 23:57:19 -0500412 "fdtfile=" CONFIG_FDTFILE "\0" \
Kim Phillips5e918a92008-01-16 00:38:05 -0600413 "ramdiskaddr=1000000\0" \
Joe Hershberger5afe9722011-10-11 23:57:19 -0500414 "ramdiskfile=" CONFIG_RAMDISKFILE "\0" \
Kim Phillips5e918a92008-01-16 00:38:05 -0600415 "console=ttyS0\0" \
416 "setbootargs=setenv bootargs " \
417 "root=$rootdev rw console=$console,$baudrate $othbootargs\0" \
418 "setipargs=setenv bootargs nfsroot=$serverip:$rootpath " \
Joe Hershberger5afe9722011-10-11 23:57:19 -0500419 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \
420 "$netdev:off " \
Kim Phillips5e918a92008-01-16 00:38:05 -0600421 "root=$rootdev rw console=$console,$baudrate $othbootargs\0"
422
423#define CONFIG_NFSBOOTCOMMAND \
424 "setenv rootdev /dev/nfs;" \
425 "run setbootargs;" \
426 "run setipargs;" \
427 "tftp $loadaddr $bootfile;" \
428 "tftp $fdtaddr $fdtfile;" \
429 "bootm $loadaddr - $fdtaddr"
430
431#define CONFIG_RAMBOOTCOMMAND \
432 "setenv rootdev /dev/ram;" \
433 "run setbootargs;" \
434 "tftp $ramdiskaddr $ramdiskfile;" \
435 "tftp $loadaddr $bootfile;" \
436 "tftp $fdtaddr $fdtfile;" \
437 "bootm $loadaddr $ramdiskaddr $fdtaddr"
438
Kim Phillips5e918a92008-01-16 00:38:05 -0600439#endif /* __CONFIG_H */