blob: 3e6febfc9d35b88a4ced7682ce0703f7389d0078 [file] [log] [blame]
Kim Phillips1c274c42007-07-25 19:25:33 -05001/*
2 * Copyright (C) 2007 Freescale Semiconductor, Inc.
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms of the GNU General Public License version 2 as published
6 * by the Free Software Foundation.
7 */
8
9#ifndef __CONFIG_H
10#define __CONFIG_H
11
Kim Phillips1c274c42007-07-25 19:25:33 -050012/*
13 * High Level Configuration Options
14 */
15#define CONFIG_E300 1 /* E300 family */
16#define CONFIG_QE 1 /* Has QE */
Kim Phillips1c274c42007-07-25 19:25:33 -050017
Kim Phillips1c274c42007-07-25 19:25:33 -050018/*
Kim Phillips1c274c42007-07-25 19:25:33 -050019 * System IO Config
20 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020021#define CONFIG_SYS_SICRL 0x00000000
Kim Phillips1c274c42007-07-25 19:25:33 -050022
Michael Barkowski5bbeea82008-03-20 13:15:34 -040023/*
Kim Phillips1c274c42007-07-25 19:25:33 -050024 * DDR Setup
25 */
Mario Six8a81bfd2019-01-21 09:18:15 +010026#define CONFIG_SYS_SDRAM_BASE 0x00000000 /* DDR is system memory */
27#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_SDRAM_BASE
Kim Phillips1c274c42007-07-25 19:25:33 -050028
29#undef CONFIG_SPD_EEPROM
30#if defined(CONFIG_SPD_EEPROM)
31/* Determine DDR configuration from I2C interface
32 */
33#define SPD_EEPROM_ADDRESS 0x51 /* DDR SODIMM */
34#else
35/* Manually set up DDR parameters
36 */
Joe Hershberger4dde49d2011-10-11 23:57:12 -050037#define CONFIG_SYS_DDR_SIZE 64 /* MB */
38#define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \
Joe Hershberger4dde49d2011-10-11 23:57:12 -050039 | CSCONFIG_ROW_BIT_13 \
40 | CSCONFIG_COL_BIT_9)
Michael Barkowski5bbeea82008-03-20 13:15:34 -040041 /* 0x80010101 */
Joe Hershberger4dde49d2011-10-11 23:57:12 -050042#define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \
43 | (0 << TIMING_CFG0_WRT_SHIFT) \
44 | (0 << TIMING_CFG0_RRT_SHIFT) \
45 | (0 << TIMING_CFG0_WWT_SHIFT) \
46 | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
47 | (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
48 | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
49 | (2 << TIMING_CFG0_MRS_CYC_SHIFT))
Michael Barkowskifc549c82008-03-20 13:15:28 -040050 /* 0x00220802 */
Joe Hershberger4dde49d2011-10-11 23:57:12 -050051#define CONFIG_SYS_DDR_TIMING_1 ((2 << TIMING_CFG1_PRETOACT_SHIFT) \
52 | (6 << TIMING_CFG1_ACTTOPRE_SHIFT) \
53 | (2 << TIMING_CFG1_ACTTORW_SHIFT) \
54 | (5 << TIMING_CFG1_CASLAT_SHIFT) \
55 | (3 << TIMING_CFG1_REFREC_SHIFT) \
56 | (2 << TIMING_CFG1_WRREC_SHIFT) \
57 | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
58 | (2 << TIMING_CFG1_WRTORD_SHIFT))
Michael Barkowski5bbeea82008-03-20 13:15:34 -040059 /* 0x26253222 */
Joe Hershberger4dde49d2011-10-11 23:57:12 -050060#define CONFIG_SYS_DDR_TIMING_2 ((1 << TIMING_CFG2_ADD_LAT_SHIFT) \
61 | (31 << TIMING_CFG2_CPO_SHIFT) \
62 | (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
63 | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
64 | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
65 | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
66 | (7 << TIMING_CFG2_FOUR_ACT_SHIFT))
Michael Barkowski5bbeea82008-03-20 13:15:34 -040067 /* 0x1f9048c7 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020068#define CONFIG_SYS_DDR_TIMING_3 0x00000000
69#define CONFIG_SYS_DDR_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
Michael Barkowskifc549c82008-03-20 13:15:28 -040070 /* 0x02000000 */
Joe Hershberger4dde49d2011-10-11 23:57:12 -050071#define CONFIG_SYS_DDR_MODE ((0x4448 << SDRAM_MODE_ESD_SHIFT) \
72 | (0x0232 << SDRAM_MODE_SD_SHIFT))
Michael Barkowski5bbeea82008-03-20 13:15:34 -040073 /* 0x44480232 */
Joe Hershberger4dde49d2011-10-11 23:57:12 -050074#define CONFIG_SYS_DDR_MODE2 0x8000c000
75#define CONFIG_SYS_DDR_INTERVAL ((800 << SDRAM_INTERVAL_REFINT_SHIFT) \
76 | (100 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
Michael Barkowskifc549c82008-03-20 13:15:28 -040077 /* 0x03200064 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020078#define CONFIG_SYS_DDR_CS0_BNDS 0x00000003
Joe Hershberger4dde49d2011-10-11 23:57:12 -050079#define CONFIG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SREN \
Michael Barkowskifc549c82008-03-20 13:15:28 -040080 | SDRAM_CFG_SDRAM_TYPE_DDR2 \
Joe Hershberger4dde49d2011-10-11 23:57:12 -050081 | SDRAM_CFG_32_BE)
Michael Barkowskifc549c82008-03-20 13:15:28 -040082 /* 0x43080000 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020083#define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000
Kim Phillips1c274c42007-07-25 19:25:33 -050084#endif
85
86/*
87 * Memory test
88 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020089#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
90#define CONFIG_SYS_MEMTEST_START 0x00030000 /* memtest region */
91#define CONFIG_SYS_MEMTEST_END 0x03f00000
Kim Phillips1c274c42007-07-25 19:25:33 -050092
93/*
94 * The reserved memory
95 */
Wolfgang Denk14d0a022010-10-07 21:51:12 +020096#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Kim Phillips1c274c42007-07-25 19:25:33 -050097
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020098#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
99#define CONFIG_SYS_RAMBOOT
Kim Phillips1c274c42007-07-25 19:25:33 -0500100#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200101#undef CONFIG_SYS_RAMBOOT
Kim Phillips1c274c42007-07-25 19:25:33 -0500102#endif
103
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200104/* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
Kevin Hao16c8c172016-07-08 11:25:14 +0800105#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */
Kim Phillipsc8a90642012-06-30 18:29:20 -0500106#define CONFIG_SYS_MALLOC_LEN (256 * 1024) /* Reserved for malloc */
Kim Phillips1c274c42007-07-25 19:25:33 -0500107
108/*
109 * Initial RAM Base Address Setup
110 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200111#define CONFIG_SYS_INIT_RAM_LOCK 1
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500112#define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */
113#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */
114#define CONFIG_SYS_GBL_DATA_OFFSET \
115 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Kim Phillips1c274c42007-07-25 19:25:33 -0500116
117/*
118 * Local Bus Configuration & Clock Setup
119 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200120#define CONFIG_SYS_LBC_LBCR 0x00000000
Kim Phillips1c274c42007-07-25 19:25:33 -0500121
122/*
123 * FLASH on the Local Bus
124 */
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500125#define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200126#define CONFIG_SYS_FLASH_SIZE 16 /* FLASH size is 16M */
Kim Phillips1c274c42007-07-25 19:25:33 -0500127
Kim Phillips1c274c42007-07-25 19:25:33 -0500128
Kim Phillips1c274c42007-07-25 19:25:33 -0500129
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500130#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
131#define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
Kim Phillips1c274c42007-07-25 19:25:33 -0500132
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200133#undef CONFIG_SYS_FLASH_CHECKSUM
Kim Phillips1c274c42007-07-25 19:25:33 -0500134
135/*
Kim Phillips1c274c42007-07-25 19:25:33 -0500136 * Serial Port
137 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200138#define CONFIG_SYS_NS16550_SERIAL
139#define CONFIG_SYS_NS16550_REG_SIZE 1
140#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Kim Phillips1c274c42007-07-25 19:25:33 -0500141
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200142#define CONFIG_SYS_BAUDRATE_TABLE \
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500143 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
Kim Phillips1c274c42007-07-25 19:25:33 -0500144
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200145#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
146#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
Kim Phillips1c274c42007-07-25 19:25:33 -0500147
Kim Phillips1c274c42007-07-25 19:25:33 -0500148/* I2C */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200149#define CONFIG_SYS_I2C
150#define CONFIG_SYS_I2C_FSL
151#define CONFIG_SYS_FSL_I2C_SPEED 400000
152#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
153#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
154#define CONFIG_SYS_I2C_NOPROBES { {0, 0x51} }
Kim Phillips1c274c42007-07-25 19:25:33 -0500155
156/*
Michael Barkowski0fa7a1b2008-03-20 13:15:39 -0400157 * Config on-board EEPROM
Kim Phillips1c274c42007-07-25 19:25:33 -0500158 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200159#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
160#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
161#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 6
162#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
Kim Phillips1c274c42007-07-25 19:25:33 -0500163
164/*
165 * General PCI
166 * Addresses are mapped 1-1.
167 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200168#define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
169#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
170#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
171#define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000
172#define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
173#define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
174#define CONFIG_SYS_PCI1_IO_BASE 0xd0000000
175#define CONFIG_SYS_PCI1_IO_PHYS CONFIG_SYS_PCI1_IO_BASE
176#define CONFIG_SYS_PCI1_IO_SIZE 0x04000000 /* 64M */
Kim Phillips1c274c42007-07-25 19:25:33 -0500177
178#ifdef CONFIG_PCI
Gabor Juhos842033e2013-05-30 07:06:12 +0000179#define CONFIG_PCI_INDIRECT_BRIDGE
Michael Barkowski8f325cf2008-03-28 15:15:38 -0400180#define CONFIG_PCI_SKIP_HOST_BRIDGE
Kim Phillips1c274c42007-07-25 19:25:33 -0500181
182#undef CONFIG_EEPRO100
183#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200184#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
Kim Phillips1c274c42007-07-25 19:25:33 -0500185
186#endif /* CONFIG_PCI */
187
Kim Phillips1c274c42007-07-25 19:25:33 -0500188/*
189 * QE UEC ethernet configuration
190 */
191#define CONFIG_UEC_ETH
Kim Phillips78b7a8e2010-07-26 18:34:57 -0500192#define CONFIG_ETHPRIME "UEC0"
Kim Phillips1c274c42007-07-25 19:25:33 -0500193
194#define CONFIG_UEC_ETH1 /* ETH3 */
195
196#ifdef CONFIG_UEC_ETH1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200197#define CONFIG_SYS_UEC1_UCC_NUM 2 /* UCC3 */
198#define CONFIG_SYS_UEC1_RX_CLK QE_CLK9
199#define CONFIG_SYS_UEC1_TX_CLK QE_CLK10
200#define CONFIG_SYS_UEC1_ETH_TYPE FAST_ETH
201#define CONFIG_SYS_UEC1_PHY_ADDR 4
Andy Fleming865ff852011-04-13 00:37:12 -0500202#define CONFIG_SYS_UEC1_INTERFACE_TYPE PHY_INTERFACE_MODE_MII
Heiko Schocher582c55a2010-01-20 09:04:28 +0100203#define CONFIG_SYS_UEC1_INTERFACE_SPEED 100
Kim Phillips1c274c42007-07-25 19:25:33 -0500204#endif
205
206#define CONFIG_UEC_ETH2 /* ETH4 */
207
208#ifdef CONFIG_UEC_ETH2
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200209#define CONFIG_SYS_UEC2_UCC_NUM 1 /* UCC2 */
210#define CONFIG_SYS_UEC2_RX_CLK QE_CLK16
211#define CONFIG_SYS_UEC2_TX_CLK QE_CLK3
212#define CONFIG_SYS_UEC2_ETH_TYPE FAST_ETH
213#define CONFIG_SYS_UEC2_PHY_ADDR 0
Andy Fleming865ff852011-04-13 00:37:12 -0500214#define CONFIG_SYS_UEC2_INTERFACE_TYPE PHY_INTERFACE_MODE_MII
Heiko Schocher582c55a2010-01-20 09:04:28 +0100215#define CONFIG_SYS_UEC2_INTERFACE_SPEED 100
Kim Phillips1c274c42007-07-25 19:25:33 -0500216#endif
217
218/*
219 * Environment
220 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200221#ifndef CONFIG_SYS_RAMBOOT
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500222 #define CONFIG_ENV_ADDR \
223 (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200224 #define CONFIG_ENV_SECT_SIZE 0x20000
225 #define CONFIG_ENV_SIZE 0x2000
Kim Phillips1c274c42007-07-25 19:25:33 -0500226#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200227 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200228 #define CONFIG_ENV_SIZE 0x2000
Kim Phillips1c274c42007-07-25 19:25:33 -0500229#endif
230
231#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200232#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Kim Phillips1c274c42007-07-25 19:25:33 -0500233
234/*
235 * BOOTP options
236 */
237#define CONFIG_BOOTP_BOOTFILESIZE
Kim Phillips1c274c42007-07-25 19:25:33 -0500238
239/*
240 * Command line configuration.
241 */
Kim Phillips1c274c42007-07-25 19:25:33 -0500242
Kim Phillips1c274c42007-07-25 19:25:33 -0500243#undef CONFIG_WATCHDOG /* watchdog disabled */
244
245/*
246 * Miscellaneous configurable options
247 */
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500248#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Kim Phillips1c274c42007-07-25 19:25:33 -0500249
Kim Phillips1c274c42007-07-25 19:25:33 -0500250/*
251 * For booting Linux, the board info and command line data
Ira W. Snyder9f530d52010-09-10 15:42:32 -0700252 * have to be in the first 256 MB of memory, since this is
Kim Phillips1c274c42007-07-25 19:25:33 -0500253 * the maximum mapped by the Linux kernel during initialization.
254 */
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500255 /* Initial Memory map for Linux */
256#define CONFIG_SYS_BOOTMAPSZ (256 << 20)
Kevin Hao63865272016-07-08 11:25:15 +0800257#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Kim Phillips1c274c42007-07-25 19:25:33 -0500258
Kim Phillips1c274c42007-07-25 19:25:33 -0500259#if (CONFIG_CMD_KGDB)
260#define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
Kim Phillips1c274c42007-07-25 19:25:33 -0500261#endif
262
263/*
264 * Environment Configuration
265 */
266#define CONFIG_ENV_OVERWRITE
267
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500268#define CONFIG_HAS_ETH0 /* add support for "ethaddr" */
269#define CONFIG_HAS_ETH1 /* add support for "eth1addr" */
Kim Phillips1c274c42007-07-25 19:25:33 -0500270
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500271/* use mac_read_from_eeprom() to read ethaddr from I2C EEPROM
272 * (see CONFIG_SYS_I2C_EEPROM) */
273 /* MAC address offset in I2C EEPROM */
274#define CONFIG_SYS_I2C_MAC_OFFSET 0x7f00
Michael Barkowski5b2793a2008-03-27 14:34:43 -0400275
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500276#define CONFIG_NETDEV "eth1"
Kim Phillips1c274c42007-07-25 19:25:33 -0500277
Mario Six5bc05432018-03-28 14:38:20 +0200278#define CONFIG_HOSTNAME "mpc8323erdb"
Joe Hershberger8b3637c2011-10-13 13:03:47 +0000279#define CONFIG_ROOTPATH "/nfsroot"
Joe Hershbergerb3f44c22011-10-13 13:03:48 +0000280#define CONFIG_BOOTFILE "uImage"
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500281 /* U-Boot image on TFTP server */
282#define CONFIG_UBOOTPATH "u-boot.bin"
283#define CONFIG_FDTFILE "mpc832x_rdb.dtb"
284#define CONFIG_RAMDISKFILE "rootfs.ext2.gz.uboot"
Kim Phillips1c274c42007-07-25 19:25:33 -0500285
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500286 /* default location for tftp and bootm */
287#define CONFIG_LOADADDR 800000
Kim Phillips1c274c42007-07-25 19:25:33 -0500288
Kim Phillips1c274c42007-07-25 19:25:33 -0500289#define CONFIG_EXTRA_ENV_SETTINGS \
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500290 "netdev=" CONFIG_NETDEV "\0" \
291 "uboot=" CONFIG_UBOOTPATH "\0" \
Kim Phillips1c274c42007-07-25 19:25:33 -0500292 "tftpflash=tftp $loadaddr $uboot;" \
Marek Vasut5368c552012-09-23 17:41:24 +0200293 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
294 " +$filesize; " \
295 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
296 " +$filesize; " \
297 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
298 " $filesize; " \
299 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
300 " +$filesize; " \
301 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
302 " $filesize\0" \
Kim Phillips79f516b2009-08-21 16:34:38 -0500303 "fdtaddr=780000\0" \
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500304 "fdtfile=" CONFIG_FDTFILE "\0" \
Kim Phillips1c274c42007-07-25 19:25:33 -0500305 "ramdiskaddr=1000000\0" \
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500306 "ramdiskfile=" CONFIG_RAMDISKFILE "\0" \
Kim Phillips1c274c42007-07-25 19:25:33 -0500307 "console=ttyS0\0" \
308 "setbootargs=setenv bootargs " \
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500309 "root=$rootdev rw console=$console,$baudrate $othbootargs\0"\
Kim Phillips1c274c42007-07-25 19:25:33 -0500310 "setipargs=setenv bootargs nfsroot=$serverip:$rootpath " \
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500311 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:"\
312 "$netdev:off "\
Kim Phillips1c274c42007-07-25 19:25:33 -0500313 "root=$rootdev rw console=$console,$baudrate $othbootargs\0"
314
315#define CONFIG_NFSBOOTCOMMAND \
316 "setenv rootdev /dev/nfs;" \
317 "run setbootargs;" \
318 "run setipargs;" \
319 "tftp $loadaddr $bootfile;" \
320 "tftp $fdtaddr $fdtfile;" \
321 "bootm $loadaddr - $fdtaddr"
322
323#define CONFIG_RAMBOOTCOMMAND \
324 "setenv rootdev /dev/ram;" \
325 "run setbootargs;" \
326 "tftp $ramdiskaddr $ramdiskfile;" \
327 "tftp $loadaddr $bootfile;" \
328 "tftp $fdtaddr $fdtfile;" \
329 "bootm $loadaddr $ramdiskaddr $fdtaddr"
330
Kim Phillips1c274c42007-07-25 19:25:33 -0500331#endif /* __CONFIG_H */