blob: f334d4595a2045c8729a78a781d8b0cc36bd65bf [file] [log] [blame]
Chander Kashyap0aee53b2012-02-05 23:01:47 +00001/*
Hatim RV540b5af2012-12-11 00:52:48 +00002 * Copyright (C) 2012 Samsung Electronics
Chander Kashyap0aee53b2012-02-05 23:01:47 +00003 *
Hatim RV540b5af2012-12-11 00:52:48 +00004 * Configuration settings for the SAMSUNG EXYNOS5250 board.
Chander Kashyap0aee53b2012-02-05 23:01:47 +00005 *
6 * See file CREDITS for list of people who contributed to this
7 * project.
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22 * MA 02111-1307 USA
23 */
24
25#ifndef __CONFIG_H
26#define __CONFIG_H
27
28/* High Level Configuration Options */
29#define CONFIG_SAMSUNG /* in a SAMSUNG core */
30#define CONFIG_S5P /* S5P Family */
31#define CONFIG_EXYNOS5 /* which is in a Exynos5 Family */
32#define CONFIG_SMDK5250 /* which is in a SMDK5250 */
33
34#include <asm/arch/cpu.h> /* get chip and board defs */
35
36#define CONFIG_ARCH_CPU_INIT
37#define CONFIG_DISPLAY_CPUINFO
38#define CONFIG_DISPLAY_BOARDINFO
39
Hatim RV540b5af2012-12-11 00:52:48 +000040/* Enable fdt support for Exynos5250 */
41#define CONFIG_ARCH_DEVICE_TREE exynos5250
42#define CONFIG_OF_CONTROL
43#define CONFIG_OF_SEPARATE
44
Chander Kashyap0aee53b2012-02-05 23:01:47 +000045/* Keep L2 Cache Disabled */
46#define CONFIG_SYS_DCACHE_OFF
47
48#define CONFIG_SYS_SDRAM_BASE 0x40000000
49#define CONFIG_SYS_TEXT_BASE 0x43E00000
50
51/* input clock of PLL: SMDK5250 has 24MHz input clock */
52#define CONFIG_SYS_CLK_FREQ 24000000
53
54#define CONFIG_SETUP_MEMORY_TAGS
55#define CONFIG_CMDLINE_TAG
56#define CONFIG_INITRD_TAG
57#define CONFIG_CMDLINE_EDITING
58
59/* MACH_TYPE_SMDK5250 macro will be removed once added to mach-types */
60#define MACH_TYPE_SMDK5250 3774
61#define CONFIG_MACH_TYPE MACH_TYPE_SMDK5250
62
63/* Power Down Modes */
64#define S5P_CHECK_SLEEP 0x00000BAD
65#define S5P_CHECK_DIDLE 0xBAD00000
66#define S5P_CHECK_LPA 0xABAD0000
67
68/* Offset for inform registers */
69#define INFORM0_OFFSET 0x800
70#define INFORM1_OFFSET 0x804
71
72/* Size of malloc() pool */
Rajeshwari Shinde211e8432012-12-10 01:55:48 +000073#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (4 << 20))
Chander Kashyap0aee53b2012-02-05 23:01:47 +000074
75/* select serial console configuration */
Rajeshwari Shinde41222c22012-07-03 20:03:00 +000076#define CONFIG_SERIAL3 /* use SERIAL 3 */
Chander Kashyap0aee53b2012-02-05 23:01:47 +000077#define CONFIG_BAUDRATE 115200
78#define EXYNOS5_DEFAULT_UART_OFFSET 0x010000
79
Ajay Kumara2468de2013-01-10 21:06:11 +000080/* Console configuration */
81#define CONFIG_CONSOLE_MUX
82#define CONFIG_SYS_CONSOLE_IS_IN_ENV
83#define EXYNOS_DEVICE_SETTINGS \
84 "stdin=serial\0" \
85 "stdout=serial,lcd\0" \
86 "stderr=serial,lcd\0"
87
88#define CONFIG_EXTRA_ENV_SETTINGS \
89 EXYNOS_DEVICE_SETTINGS
90
Chander Kashyap0aee53b2012-02-05 23:01:47 +000091#define TZPC_BASE_OFFSET 0x10000
92
93/* SD/MMC configuration */
94#define CONFIG_GENERIC_MMC
95#define CONFIG_MMC
Jaehoon Chung7d2d58b2012-04-23 02:36:29 +000096#define CONFIG_SDHCI
97#define CONFIG_S5P_SDHCI
Chander Kashyap0aee53b2012-02-05 23:01:47 +000098
99#define CONFIG_BOARD_EARLY_INIT_F
100
101/* PWM */
102#define CONFIG_PWM
103
104/* allow to overwrite serial and ethaddr */
105#define CONFIG_ENV_OVERWRITE
106
107/* Command definition*/
108#include <config_cmd_default.h>
109
110#define CONFIG_CMD_PING
111#define CONFIG_CMD_ELF
112#define CONFIG_CMD_MMC
113#define CONFIG_CMD_EXT2
114#define CONFIG_CMD_FAT
Chander Kashyapbf936212012-02-09 01:26:19 +0000115#define CONFIG_CMD_NET
Chander Kashyap0aee53b2012-02-05 23:01:47 +0000116
117#define CONFIG_BOOTDELAY 3
118#define CONFIG_ZERO_BOOTDELAY_CHECK
119
Akshay Saraswatf7f85f72013-02-25 01:13:03 +0000120/* Thermal Management Unit */
121#define CONFIG_EXYNOS_TMU
Akshay Saraswat8afcfc22013-02-25 01:13:05 +0000122#define CONFIG_CMD_DTT
123#define CONFIG_TMU_CMD_DTT
Akshay Saraswatf7f85f72013-02-25 01:13:03 +0000124
Rajeshwari Shindea4dae632012-05-14 05:52:05 +0000125/* USB */
126#define CONFIG_CMD_USB
127#define CONFIG_USB_EHCI
128#define CONFIG_USB_EHCI_EXYNOS
129#define CONFIG_USB_STORAGE
130
Chander Kashyap81e35202012-02-05 23:01:48 +0000131/* MMC SPL */
132#define CONFIG_SPL
133#define COPY_BL2_FNPTR_ADDR 0x02020030
134
Rajeshwari Shinde78fbcc92012-07-03 20:02:53 +0000135/* specific .lds file */
136#define CONFIG_SPL_LDSCRIPT "board/samsung/smdk5250/smdk5250-uboot-spl.lds"
137#define CONFIG_SPL_TEXT_BASE 0x02023400
138#define CONFIG_SPL_MAX_SIZE (14 * 1024)
139
Chander Kashyap0aee53b2012-02-05 23:01:47 +0000140#define CONFIG_BOOTCOMMAND "mmc read 40007000 451 2000; bootm 40007000"
141
142/* Miscellaneous configurable options */
143#define CONFIG_SYS_LONGHELP /* undef to save memory */
144#define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
Chander Kashyap0aee53b2012-02-05 23:01:47 +0000145#define CONFIG_SYS_PROMPT "SMDK5250 # "
146#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
147#define CONFIG_SYS_PBSIZE 384 /* Print Buffer Size */
148#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
149#define CONFIG_DEFAULT_CONSOLE "console=ttySAC1,115200n8\0"
150/* Boot Argument Buffer Size */
151#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
152/* memtest works on */
153#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE
154#define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_SDRAM_BASE + 0x5E00000)
155#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 0x3E00000)
156
157#define CONFIG_SYS_HZ 1000
158
Chander Kashyap0aee53b2012-02-05 23:01:47 +0000159#define CONFIG_RD_LVL
160
Chander Kashyap0aee53b2012-02-05 23:01:47 +0000161#define CONFIG_NR_DRAM_BANKS 8
162#define SDRAM_BANK_SIZE (256UL << 20UL) /* 256 MB */
163#define PHYS_SDRAM_1 CONFIG_SYS_SDRAM_BASE
164#define PHYS_SDRAM_1_SIZE SDRAM_BANK_SIZE
165#define PHYS_SDRAM_2 (CONFIG_SYS_SDRAM_BASE + SDRAM_BANK_SIZE)
166#define PHYS_SDRAM_2_SIZE SDRAM_BANK_SIZE
167#define PHYS_SDRAM_3 (CONFIG_SYS_SDRAM_BASE + (2 * SDRAM_BANK_SIZE))
168#define PHYS_SDRAM_3_SIZE SDRAM_BANK_SIZE
169#define PHYS_SDRAM_4 (CONFIG_SYS_SDRAM_BASE + (3 * SDRAM_BANK_SIZE))
170#define PHYS_SDRAM_4_SIZE SDRAM_BANK_SIZE
171#define PHYS_SDRAM_5 (CONFIG_SYS_SDRAM_BASE + (4 * SDRAM_BANK_SIZE))
172#define PHYS_SDRAM_5_SIZE SDRAM_BANK_SIZE
173#define PHYS_SDRAM_6 (CONFIG_SYS_SDRAM_BASE + (5 * SDRAM_BANK_SIZE))
174#define PHYS_SDRAM_6_SIZE SDRAM_BANK_SIZE
175#define PHYS_SDRAM_7 (CONFIG_SYS_SDRAM_BASE + (6 * SDRAM_BANK_SIZE))
176#define PHYS_SDRAM_7_SIZE SDRAM_BANK_SIZE
177#define PHYS_SDRAM_8 (CONFIG_SYS_SDRAM_BASE + (7 * SDRAM_BANK_SIZE))
178#define PHYS_SDRAM_8_SIZE SDRAM_BANK_SIZE
179
180#define CONFIG_SYS_MONITOR_BASE 0x00000000
181
182/* FLASH and environment organization */
183#define CONFIG_SYS_NO_FLASH
184#undef CONFIG_CMD_IMLS
185#define CONFIG_IDENT_STRING " for SMDK5250"
186
Chander Kashyap0aee53b2012-02-05 23:01:47 +0000187#define CONFIG_SYS_MMC_ENV_DEV 0
188
189#define CONFIG_SECURE_BL1_ONLY
190
191/* Secure FW size configuration */
192#ifdef CONFIG_SECURE_BL1_ONLY
193#define CONFIG_SEC_FW_SIZE (8 << 10) /* 8KB */
194#else
195#define CONFIG_SEC_FW_SIZE 0
196#endif
197
198/* Configuration of BL1, BL2, ENV Blocks on mmc */
199#define CONFIG_RES_BLOCK_SIZE (512)
200#define CONFIG_BL1_SIZE (16 << 10) /*16 K reserved for BL1*/
201#define CONFIG_BL2_SIZE (512UL << 10UL) /* 512 KB */
202#define CONFIG_ENV_SIZE (16 << 10) /* 16 KB */
203
204#define CONFIG_BL1_OFFSET (CONFIG_RES_BLOCK_SIZE + CONFIG_SEC_FW_SIZE)
205#define CONFIG_BL2_OFFSET (CONFIG_BL1_OFFSET + CONFIG_BL1_SIZE)
206#define CONFIG_ENV_OFFSET (CONFIG_BL2_OFFSET + CONFIG_BL2_SIZE)
207
Chander Kashyap81e35202012-02-05 23:01:48 +0000208/* U-boot copy size from boot Media to DRAM.*/
209#define BL2_START_OFFSET (CONFIG_BL2_OFFSET/512)
210#define BL2_SIZE_BLOC_COUNT (CONFIG_BL2_SIZE/512)
Rajeshwari Shinde7a533772012-11-02 01:15:38 +0000211
212#define OM_STAT (0x1f << 1)
213#define EXYNOS_COPY_SPI_FNPTR_ADDR 0x02020058
214#define SPI_FLASH_UBOOT_POS (CONFIG_SEC_FW_SIZE + CONFIG_BL1_SIZE)
215
Chander Kashyap0aee53b2012-02-05 23:01:47 +0000216#define CONFIG_DOS_PARTITION
217
218#define CONFIG_IRAM_STACK 0x02050000
219
220#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_LOAD_ADDR - 0x1000000)
221
Rajeshwari Shindec82b0502012-07-23 21:23:55 +0000222/* I2C */
223#define CONFIG_SYS_I2C_INIT_BOARD
224#define CONFIG_HARD_I2C
225#define CONFIG_CMD_I2C
226#define CONFIG_SYS_I2C_SPEED 100000 /* 100 Kbps */
227#define CONFIG_DRIVER_S3C24X0_I2C
228#define CONFIG_I2C_MULTI_BUS
229#define CONFIG_MAX_I2C_NUM 8
230#define CONFIG_SYS_I2C_SLAVE 0x0
Simon Glass23b479b2012-12-05 14:46:45 +0000231#define CONFIG_I2C_EDID
Rajeshwari Shindec82b0502012-07-23 21:23:55 +0000232
Rajeshwari Shinde0d146a52012-08-24 00:39:24 +0000233/* PMIC */
234#define CONFIG_PMIC
235#define CONFIG_PMIC_I2C
236#define CONFIG_PMIC_MAX77686
237
Hatim RV3a8a7002012-11-02 01:15:37 +0000238/* SPI */
239#define CONFIG_ENV_IS_IN_SPI_FLASH
240#define CONFIG_SPI_FLASH
241
242#ifdef CONFIG_SPI_FLASH
243#define CONFIG_EXYNOS_SPI
244#define CONFIG_CMD_SF
245#define CONFIG_CMD_SPI
246#define CONFIG_SPI_FLASH_WINBOND
247#define CONFIG_SF_DEFAULT_MODE SPI_MODE_0
248#define CONFIG_SF_DEFAULT_SPEED 50000000
249#define EXYNOS5_SPI_NUM_CONTROLLERS 5
250#endif
251
252#ifdef CONFIG_ENV_IS_IN_SPI_FLASH
253#define CONFIG_ENV_SPI_MODE SPI_MODE_0
254#define CONFIG_ENV_SECT_SIZE CONFIG_ENV_SIZE
255#define CONFIG_ENV_SPI_BUS 1
256#define CONFIG_ENV_SPI_MAX_HZ 50000000
257#endif
258
Chander Kashyap0aee53b2012-02-05 23:01:47 +0000259/* PMIC */
Rajeshwari Shinde211e8432012-12-10 01:55:48 +0000260#define CONFIG_POWER
261#define CONFIG_POWER_I2C
262#define CONFIG_POWER_MAX77686
Chander Kashyap0aee53b2012-02-05 23:01:47 +0000263
264/* SPI */
265#define CONFIG_ENV_IS_IN_SPI_FLASH
266#define CONFIG_SPI_FLASH
267
Chander Kashyap061562c2012-09-05 00:38:21 +0000268#ifdef CONFIG_SPI_FLASH
269#define CONFIG_EXYNOS_SPI
270#define CONFIG_CMD_SF
271#define CONFIG_CMD_SPI
272#define CONFIG_SPI_FLASH_WINBOND
273#define CONFIG_SF_DEFAULT_MODE SPI_MODE_0
Chander Kashyap0aee53b2012-02-05 23:01:47 +0000274#define CONFIG_SF_DEFAULT_SPEED 50000000
275#define EXYNOS5_SPI_NUM_CONTROLLERS 5
276#endif
277
278#ifdef CONFIG_ENV_IS_IN_SPI_FLASH
Rajeshwari Shinde36364712012-10-25 19:49:30 +0000279#define CONFIG_ENV_SPI_MODE SPI_MODE_0
280#define CONFIG_ENV_SECT_SIZE CONFIG_ENV_SIZE
281#define CONFIG_ENV_SPI_BUS 1
282#define CONFIG_ENV_SPI_MAX_HZ 50000000
283#endif
284
285/* Ethernet Controllor Driver */
286#ifdef CONFIG_CMD_NET
Chander Kashyap0aee53b2012-02-05 23:01:47 +0000287#define CONFIG_SMC911X
288#define CONFIG_SMC911X_BASE 0x5000000
289#define CONFIG_SMC911X_16_BIT
290#define CONFIG_ENV_SROM_BANK 1
291#endif /*CONFIG_CMD_NET*/
292
293/* Enable PXE Support */
294#ifdef CONFIG_CMD_NET
295#define CONFIG_CMD_PXE
296#define CONFIG_MENU
297#endif
298
299/* Sound */
300#define CONFIG_CMD_SOUND
301#ifdef CONFIG_CMD_SOUND
302#define CONFIG_SOUND
303#define CONFIG_I2S
Rajeshwari Shindecfa6df12013-02-14 19:46:16 +0000304#define CONFIG_SOUND_MAX98095
Chander Kashyap0aee53b2012-02-05 23:01:47 +0000305#define CONFIG_SOUND_WM8994
306#endif
307
308/* Enable devicetree support */
309#define CONFIG_OF_LIBFDT
310
Simon Glass23b479b2012-12-05 14:46:45 +0000311/* SHA hashing */
312#define CONFIG_CMD_HASH
313#define CONFIG_HASH_VERIFY
314#define CONFIG_SHA1
315#define CONFIG_SHA256
316
Ajay Kumar9b572852013-01-08 20:42:26 +0000317/* Display */
318#define CONFIG_LCD
Ajay Kumar99e51622013-01-10 21:06:10 +0000319#ifdef CONFIG_LCD
Ajay Kumar9b572852013-01-08 20:42:26 +0000320#define CONFIG_EXYNOS_FB
321#define CONFIG_EXYNOS_DP
322#define LCD_XRES 2560
323#define LCD_YRES 1600
324#define LCD_BPP LCD_COLOR16
Ajay Kumar99e51622013-01-10 21:06:10 +0000325#endif
Ajay Kumar9b572852013-01-08 20:42:26 +0000326
Chander Kashyap0aee53b2012-02-05 23:01:47 +0000327#endif /* __CONFIG_H */