blob: 4160acdcc99cb5942466fa45f73b1bd8aa756059 [file] [log] [blame]
Alison Wang8c653122013-05-27 22:55:47 +00001/*
2 * Copyright 2013 Freescale Semiconductor, Inc.
3 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02004 * SPDX-License-Identifier: GPL-2.0+
Alison Wang8c653122013-05-27 22:55:47 +00005 */
6
7#include <common.h>
8#include <asm/io.h>
9#include <asm/arch/imx-regs.h>
10#include <asm/arch/iomux-vf610.h>
Sanchayan Maityc7ea2432015-04-15 16:24:22 +053011#include <asm/arch/ddrmc-vf610.h>
Alison Wang8c653122013-05-27 22:55:47 +000012#include <asm/arch/crm_regs.h>
13#include <asm/arch/clock.h>
14#include <mmc.h>
15#include <fsl_esdhc.h>
16#include <miiphy.h>
17#include <netdev.h>
Alison Wang1221b3d2013-06-17 15:30:38 +080018#include <i2c.h>
Alison Wang8c653122013-05-27 22:55:47 +000019
20DECLARE_GLOBAL_DATA_PTR;
21
22#define UART_PAD_CTRL (PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
23 PAD_CTL_DSE_25ohm | PAD_CTL_OBE_IBE_ENABLE)
24
25#define ESDHC_PAD_CTRL (PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_HIGH | \
26 PAD_CTL_DSE_20ohm | PAD_CTL_OBE_IBE_ENABLE)
27
28#define ENET_PAD_CTRL (PAD_CTL_PUS_47K_UP | PAD_CTL_SPEED_HIGH | \
29 PAD_CTL_DSE_50ohm | PAD_CTL_OBE_IBE_ENABLE)
30
Alison Wang8c653122013-05-27 22:55:47 +000031int dram_init(void)
32{
Sanchayan Maityc7ea2432015-04-15 16:24:22 +053033 struct ddrmc_lvl_info lvl = {
34 .wrlvl_reg_en = 1,
35 .wrlvl_dl_0 = 0,
36 .wrlvl_dl_1 = 0,
37 .rdlvl_gt_reg_en = 1,
38 .rdlvl_gt_dl_0 = 4,
39 .rdlvl_gt_dl_1 = 4,
40 .rdlvl_reg_en = 1,
41 .rdlvl_dl_0 = 0,
42 .rdlvl_dl_1 = 0,
43 };
Alison Wang8c653122013-05-27 22:55:47 +000044
Sanchayan Maityc7ea2432015-04-15 16:24:22 +053045 static const struct ddr3_jedec_timings timings = {
46 .tinit = 5,
47 .trst_pwron = 80000,
48 .cke_inactive = 200000,
49 .wrlat = 5,
50 .caslat_lin = 12,
51 .trc = 21,
52 .trrd = 4,
53 .tccd = 4,
54 .tfaw = 20,
55 .trp = 6,
56 .twtr = 4,
57 .tras_min = 15,
58 .tmrd = 4,
59 .trtp = 4,
60 .tras_max = 28080,
61 .tmod = 12,
62 .tckesr = 4,
63 .tcke = 3,
64 .trcd_int = 6,
65 .tdal = 12,
66 .tdll = 512,
67 .trp_ab = 6,
68 .tref = 3120,
69 .trfc = 44,
70 .tpdex = 3,
71 .txpdll = 10,
72 .txsnr = 48,
73 .txsr = 468,
74 .cksrx = 5,
75 .cksre = 5,
76 .zqcl = 256,
77 .zqinit = 512,
78 .zqcs = 64,
79 .ref_per_zq = 64,
80 .aprebit = 10,
81 .wlmrd = 40,
82 .wldqsen = 25,
83 };
84
85 ddrmc_setup_iomux();
86
87 ddrmc_ctrl_init_ddr3(&timings, &lvl, 1, 3);
Alison Wang8c653122013-05-27 22:55:47 +000088 gd->ram_size = get_ram_size((void *)PHYS_SDRAM, PHYS_SDRAM_SIZE);
89
90 return 0;
91}
92
93static void setup_iomux_uart(void)
94{
95 static const iomux_v3_cfg_t uart1_pads[] = {
96 NEW_PAD_CTRL(VF610_PAD_PTB4__UART1_TX, UART_PAD_CTRL),
97 NEW_PAD_CTRL(VF610_PAD_PTB5__UART1_RX, UART_PAD_CTRL),
98 };
99
100 imx_iomux_v3_setup_multiple_pads(uart1_pads, ARRAY_SIZE(uart1_pads));
101}
102
103static void setup_iomux_enet(void)
104{
105 static const iomux_v3_cfg_t enet0_pads[] = {
106 NEW_PAD_CTRL(VF610_PAD_PTA6__RMII0_CLKIN, ENET_PAD_CTRL),
107 NEW_PAD_CTRL(VF610_PAD_PTC1__RMII0_MDIO, ENET_PAD_CTRL),
108 NEW_PAD_CTRL(VF610_PAD_PTC0__RMII0_MDC, ENET_PAD_CTRL),
109 NEW_PAD_CTRL(VF610_PAD_PTC2__RMII0_CRS_DV, ENET_PAD_CTRL),
110 NEW_PAD_CTRL(VF610_PAD_PTC3__RMII0_RD1, ENET_PAD_CTRL),
111 NEW_PAD_CTRL(VF610_PAD_PTC4__RMII0_RD0, ENET_PAD_CTRL),
112 NEW_PAD_CTRL(VF610_PAD_PTC5__RMII0_RXER, ENET_PAD_CTRL),
113 NEW_PAD_CTRL(VF610_PAD_PTC6__RMII0_TD1, ENET_PAD_CTRL),
114 NEW_PAD_CTRL(VF610_PAD_PTC7__RMII0_TD0, ENET_PAD_CTRL),
115 NEW_PAD_CTRL(VF610_PAD_PTC8__RMII0_TXEN, ENET_PAD_CTRL),
116 };
117
118 imx_iomux_v3_setup_multiple_pads(enet0_pads, ARRAY_SIZE(enet0_pads));
119}
120
Alison Wang1221b3d2013-06-17 15:30:38 +0800121static void setup_iomux_i2c(void)
122{
123 static const iomux_v3_cfg_t i2c0_pads[] = {
124 VF610_PAD_PTB14__I2C0_SCL,
125 VF610_PAD_PTB15__I2C0_SDA,
126 };
127
128 imx_iomux_v3_setup_multiple_pads(i2c0_pads, ARRAY_SIZE(i2c0_pads));
129}
130
Stefan Agnerd6d07a9b2014-09-12 13:06:36 +0200131#ifdef CONFIG_NAND_VF610_NFC
132static void setup_iomux_nfc(void)
133{
134 static const iomux_v3_cfg_t nfc_pads[] = {
135 VF610_PAD_PTD31__NF_IO15,
136 VF610_PAD_PTD30__NF_IO14,
137 VF610_PAD_PTD29__NF_IO13,
138 VF610_PAD_PTD28__NF_IO12,
139 VF610_PAD_PTD27__NF_IO11,
140 VF610_PAD_PTD26__NF_IO10,
141 VF610_PAD_PTD25__NF_IO9,
142 VF610_PAD_PTD24__NF_IO8,
143 VF610_PAD_PTD23__NF_IO7,
144 VF610_PAD_PTD22__NF_IO6,
145 VF610_PAD_PTD21__NF_IO5,
146 VF610_PAD_PTD20__NF_IO4,
147 VF610_PAD_PTD19__NF_IO3,
148 VF610_PAD_PTD18__NF_IO2,
149 VF610_PAD_PTD17__NF_IO1,
150 VF610_PAD_PTD16__NF_IO0,
151 VF610_PAD_PTB24__NF_WE_B,
152 VF610_PAD_PTB25__NF_CE0_B,
153 VF610_PAD_PTB27__NF_RE_B,
154 VF610_PAD_PTC26__NF_RB_B,
155 VF610_PAD_PTC27__NF_ALE,
156 VF610_PAD_PTC28__NF_CLE
157 };
158
159 imx_iomux_v3_setup_multiple_pads(nfc_pads, ARRAY_SIZE(nfc_pads));
160}
161#endif
162
163
Chao Fucb6d04d2014-05-06 09:13:03 +0800164static void setup_iomux_qspi(void)
165{
166 static const iomux_v3_cfg_t qspi0_pads[] = {
167 VF610_PAD_PTD0__QSPI0_A_QSCK,
168 VF610_PAD_PTD1__QSPI0_A_CS0,
169 VF610_PAD_PTD2__QSPI0_A_DATA3,
170 VF610_PAD_PTD3__QSPI0_A_DATA2,
171 VF610_PAD_PTD4__QSPI0_A_DATA1,
172 VF610_PAD_PTD5__QSPI0_A_DATA0,
173 VF610_PAD_PTD7__QSPI0_B_QSCK,
174 VF610_PAD_PTD8__QSPI0_B_CS0,
175 VF610_PAD_PTD9__QSPI0_B_DATA3,
176 VF610_PAD_PTD10__QSPI0_B_DATA2,
177 VF610_PAD_PTD11__QSPI0_B_DATA1,
178 VF610_PAD_PTD12__QSPI0_B_DATA0,
179 };
180
181 imx_iomux_v3_setup_multiple_pads(qspi0_pads, ARRAY_SIZE(qspi0_pads));
182}
183
Alison Wang8c653122013-05-27 22:55:47 +0000184#ifdef CONFIG_FSL_ESDHC
185struct fsl_esdhc_cfg esdhc_cfg[1] = {
186 {ESDHC1_BASE_ADDR},
187};
188
189int board_mmc_getcd(struct mmc *mmc)
190{
191 /* eSDHC1 is always present */
192 return 1;
193}
194
195int board_mmc_init(bd_t *bis)
196{
197 static const iomux_v3_cfg_t esdhc1_pads[] = {
198 NEW_PAD_CTRL(VF610_PAD_PTA24__ESDHC1_CLK, ESDHC_PAD_CTRL),
199 NEW_PAD_CTRL(VF610_PAD_PTA25__ESDHC1_CMD, ESDHC_PAD_CTRL),
200 NEW_PAD_CTRL(VF610_PAD_PTA26__ESDHC1_DAT0, ESDHC_PAD_CTRL),
201 NEW_PAD_CTRL(VF610_PAD_PTA27__ESDHC1_DAT1, ESDHC_PAD_CTRL),
202 NEW_PAD_CTRL(VF610_PAD_PTA28__ESDHC1_DAT2, ESDHC_PAD_CTRL),
203 NEW_PAD_CTRL(VF610_PAD_PTA29__ESDHC1_DAT3, ESDHC_PAD_CTRL),
204 };
Alison Wang8c653122013-05-27 22:55:47 +0000205
206 esdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK);
207
208 imx_iomux_v3_setup_multiple_pads(
209 esdhc1_pads, ARRAY_SIZE(esdhc1_pads));
210
Fabio Estevam4a1c7b12013-06-05 11:34:48 +0000211 return fsl_esdhc_initialize(bis, &esdhc_cfg[0]);
Alison Wang8c653122013-05-27 22:55:47 +0000212}
213#endif
214
215static void clock_init(void)
216{
217 struct ccm_reg *ccm = (struct ccm_reg *)CCM_BASE_ADDR;
218 struct anadig_reg *anadig = (struct anadig_reg *)ANADIG_BASE_ADDR;
219
220 clrsetbits_le32(&ccm->ccgr0, CCM_REG_CTRL_MASK,
221 CCM_CCGR0_UART1_CTRL_MASK);
222 clrsetbits_le32(&ccm->ccgr1, CCM_REG_CTRL_MASK,
223 CCM_CCGR1_PIT_CTRL_MASK | CCM_CCGR1_WDOGA5_CTRL_MASK);
224 clrsetbits_le32(&ccm->ccgr2, CCM_REG_CTRL_MASK,
225 CCM_CCGR2_IOMUXC_CTRL_MASK | CCM_CCGR2_PORTA_CTRL_MASK |
226 CCM_CCGR2_PORTB_CTRL_MASK | CCM_CCGR2_PORTC_CTRL_MASK |
Chao Fucb6d04d2014-05-06 09:13:03 +0800227 CCM_CCGR2_PORTD_CTRL_MASK | CCM_CCGR2_PORTE_CTRL_MASK |
228 CCM_CCGR2_QSPI0_CTRL_MASK);
Alison Wang8c653122013-05-27 22:55:47 +0000229 clrsetbits_le32(&ccm->ccgr3, CCM_REG_CTRL_MASK,
Stefan Agner8b4f9af2015-04-15 16:24:23 +0530230 CCM_CCGR3_ANADIG_CTRL_MASK | CCM_CCGR3_SCSC_CTRL_MASK);
Alison Wang8c653122013-05-27 22:55:47 +0000231 clrsetbits_le32(&ccm->ccgr4, CCM_REG_CTRL_MASK,
232 CCM_CCGR4_WKUP_CTRL_MASK | CCM_CCGR4_CCM_CTRL_MASK |
Alison Wang1221b3d2013-06-17 15:30:38 +0800233 CCM_CCGR4_GPC_CTRL_MASK | CCM_CCGR4_I2C0_CTRL_MASK);
Alison Wang8c653122013-05-27 22:55:47 +0000234 clrsetbits_le32(&ccm->ccgr6, CCM_REG_CTRL_MASK,
235 CCM_CCGR6_OCOTP_CTRL_MASK | CCM_CCGR6_DDRMC_CTRL_MASK);
236 clrsetbits_le32(&ccm->ccgr7, CCM_REG_CTRL_MASK,
237 CCM_CCGR7_SDHC1_CTRL_MASK);
238 clrsetbits_le32(&ccm->ccgr9, CCM_REG_CTRL_MASK,
239 CCM_CCGR9_FEC0_CTRL_MASK | CCM_CCGR9_FEC1_CTRL_MASK);
Stefan Agnerd6d07a9b2014-09-12 13:06:36 +0200240 clrsetbits_le32(&ccm->ccgr10, CCM_REG_CTRL_MASK,
241 CCM_CCGR10_NFC_CTRL_MASK);
Alison Wang8c653122013-05-27 22:55:47 +0000242
243 clrsetbits_le32(&anadig->pll2_ctrl, ANADIG_PLL2_CTRL_POWERDOWN,
244 ANADIG_PLL2_CTRL_ENABLE | ANADIG_PLL2_CTRL_DIV_SELECT);
245 clrsetbits_le32(&anadig->pll1_ctrl, ANADIG_PLL1_CTRL_POWERDOWN,
246 ANADIG_PLL1_CTRL_ENABLE | ANADIG_PLL1_CTRL_DIV_SELECT);
247
248 clrsetbits_le32(&ccm->ccr, CCM_CCR_OSCNT_MASK,
249 CCM_CCR_FIRC_EN | CCM_CCR_OSCNT(5));
250 clrsetbits_le32(&ccm->ccsr, CCM_REG_CTRL_MASK,
251 CCM_CCSR_PLL1_PFD_CLK_SEL(3) | CCM_CCSR_PLL2_PFD4_EN |
252 CCM_CCSR_PLL2_PFD3_EN | CCM_CCSR_PLL2_PFD2_EN |
253 CCM_CCSR_PLL2_PFD1_EN | CCM_CCSR_PLL1_PFD4_EN |
254 CCM_CCSR_PLL1_PFD3_EN | CCM_CCSR_PLL1_PFD2_EN |
255 CCM_CCSR_PLL1_PFD1_EN | CCM_CCSR_DDRC_CLK_SEL(1) |
256 CCM_CCSR_FAST_CLK_SEL(1) | CCM_CCSR_SYS_CLK_SEL(4));
257 clrsetbits_le32(&ccm->cacrr, CCM_REG_CTRL_MASK,
258 CCM_CACRR_IPG_CLK_DIV(1) | CCM_CACRR_BUS_CLK_DIV(2) |
259 CCM_CACRR_ARM_CLK_DIV(0));
260 clrsetbits_le32(&ccm->cscmr1, CCM_REG_CTRL_MASK,
Stefan Agnerd6d07a9b2014-09-12 13:06:36 +0200261 CCM_CSCMR1_ESDHC1_CLK_SEL(3) | CCM_CSCMR1_QSPI0_CLK_SEL(3) |
262 CCM_CSCMR1_NFC_CLK_SEL(0));
Alison Wang8c653122013-05-27 22:55:47 +0000263 clrsetbits_le32(&ccm->cscdr1, CCM_REG_CTRL_MASK,
264 CCM_CSCDR1_RMII_CLK_EN);
265 clrsetbits_le32(&ccm->cscdr2, CCM_REG_CTRL_MASK,
Stefan Agnerd6d07a9b2014-09-12 13:06:36 +0200266 CCM_CSCDR2_ESDHC1_EN | CCM_CSCDR2_ESDHC1_CLK_DIV(0) |
267 CCM_CSCDR2_NFC_EN);
Chao Fucb6d04d2014-05-06 09:13:03 +0800268 clrsetbits_le32(&ccm->cscdr3, CCM_REG_CTRL_MASK,
269 CCM_CSCDR3_QSPI0_EN | CCM_CSCDR3_QSPI0_DIV(1) |
Stefan Agnerd6d07a9b2014-09-12 13:06:36 +0200270 CCM_CSCDR3_QSPI0_X2_DIV(1) | CCM_CSCDR3_QSPI0_X4_DIV(3) |
271 CCM_CSCDR3_NFC_PRE_DIV(5));
Alison Wang8c653122013-05-27 22:55:47 +0000272 clrsetbits_le32(&ccm->cscmr2, CCM_REG_CTRL_MASK,
273 CCM_CSCMR2_RMII_CLK_SEL(0));
274}
275
276static void mscm_init(void)
277{
278 struct mscm_ir *mscmir = (struct mscm_ir *)MSCM_IR_BASE_ADDR;
279 int i;
280
281 for (i = 0; i < MSCM_IRSPRC_NUM; i++)
282 writew(MSCM_IRSPRC_CP0_EN, &mscmir->irsprc[i]);
283}
284
285int board_phy_config(struct phy_device *phydev)
286{
287 if (phydev->drv->config)
288 phydev->drv->config(phydev);
289
290 return 0;
291}
292
293int board_early_init_f(void)
294{
295 clock_init();
296 mscm_init();
297
298 setup_iomux_uart();
299 setup_iomux_enet();
Alison Wang1221b3d2013-06-17 15:30:38 +0800300 setup_iomux_i2c();
Chao Fucb6d04d2014-05-06 09:13:03 +0800301 setup_iomux_qspi();
Stefan Agnerd6d07a9b2014-09-12 13:06:36 +0200302#ifdef CONFIG_NAND_VF610_NFC
303 setup_iomux_nfc();
304#endif
Alison Wang8c653122013-05-27 22:55:47 +0000305
306 return 0;
307}
308
309int board_init(void)
310{
Stefan Agner8b4f9af2015-04-15 16:24:23 +0530311 struct scsc_reg *scsc = (struct scsc_reg *)SCSC_BASE_ADDR;
312
Alison Wang8c653122013-05-27 22:55:47 +0000313 /* address of boot parameters */
314 gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
315
Stefan Agner8b4f9af2015-04-15 16:24:23 +0530316 /*
317 * Enable external 32K Oscillator
318 *
319 * The internal clock experiences significant drift
320 * so we must use the external oscillator in order
321 * to maintain correct time in the hwclock
322 */
323 setbits_le32(&scsc->sosc_ctr, SCSC_SOSC_CTR_SOSC_EN);
324
Alison Wang8c653122013-05-27 22:55:47 +0000325 return 0;
326}
327
328int checkboard(void)
329{
330 puts("Board: vf610twr\n");
331
332 return 0;
333}