blob: a54da45d49060e24df94ca5d4c04ddeaa977cd93 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0 */
Ilya Yanokeb819552012-11-06 13:48:21 +00002/*
3 * MUSB OTG driver register defines
4 *
5 * Copyright 2005 Mentor Graphics Corporation
6 * Copyright (C) 2005-2006 by Texas Instruments
7 * Copyright (C) 2006-2007 Nokia Corporation
Ilya Yanokeb819552012-11-06 13:48:21 +00008 */
9
10#ifndef __MUSB_REGS_H__
11#define __MUSB_REGS_H__
12
13#define MUSB_EP0_FIFOSIZE 64 /* This is non-configurable */
14
15/*
16 * MUSB Register bits
17 */
18
19/* POWER */
20#define MUSB_POWER_ISOUPDATE 0x80
21#define MUSB_POWER_SOFTCONN 0x40
22#define MUSB_POWER_HSENAB 0x20
23#define MUSB_POWER_HSMODE 0x10
24#define MUSB_POWER_RESET 0x08
25#define MUSB_POWER_RESUME 0x04
26#define MUSB_POWER_SUSPENDM 0x02
27#define MUSB_POWER_ENSUSPEND 0x01
28
29/* INTRUSB */
30#define MUSB_INTR_SUSPEND 0x01
31#define MUSB_INTR_RESUME 0x02
32#define MUSB_INTR_RESET 0x04
33#define MUSB_INTR_BABBLE 0x04
34#define MUSB_INTR_SOF 0x08
35#define MUSB_INTR_CONNECT 0x10
36#define MUSB_INTR_DISCONNECT 0x20
37#define MUSB_INTR_SESSREQ 0x40
38#define MUSB_INTR_VBUSERROR 0x80 /* For SESSION end */
39
40/* DEVCTL */
41#define MUSB_DEVCTL_BDEVICE 0x80
42#define MUSB_DEVCTL_FSDEV 0x40
43#define MUSB_DEVCTL_LSDEV 0x20
44#define MUSB_DEVCTL_VBUS 0x18
45#define MUSB_DEVCTL_VBUS_SHIFT 3
46#define MUSB_DEVCTL_HM 0x04
47#define MUSB_DEVCTL_HR 0x02
48#define MUSB_DEVCTL_SESSION 0x01
49
50/* MUSB ULPI VBUSCONTROL */
51#define MUSB_ULPI_USE_EXTVBUS 0x01
52#define MUSB_ULPI_USE_EXTVBUSIND 0x02
53/* ULPI_REG_CONTROL */
54#define MUSB_ULPI_REG_REQ (1 << 0)
55#define MUSB_ULPI_REG_CMPLT (1 << 1)
56#define MUSB_ULPI_RDN_WR (1 << 2)
57
58/* TESTMODE */
59#define MUSB_TEST_FORCE_HOST 0x80
60#define MUSB_TEST_FIFO_ACCESS 0x40
61#define MUSB_TEST_FORCE_FS 0x20
62#define MUSB_TEST_FORCE_HS 0x10
63#define MUSB_TEST_PACKET 0x08
64#define MUSB_TEST_K 0x04
65#define MUSB_TEST_J 0x02
66#define MUSB_TEST_SE0_NAK 0x01
67
68/* Allocate for double-packet buffering (effectively doubles assigned _SIZE) */
69#define MUSB_FIFOSZ_DPB 0x10
70/* Allocation size (8, 16, 32, ... 4096) */
71#define MUSB_FIFOSZ_SIZE 0x0f
72
73/* CSR0 */
74#define MUSB_CSR0_FLUSHFIFO 0x0100
75#define MUSB_CSR0_TXPKTRDY 0x0002
76#define MUSB_CSR0_RXPKTRDY 0x0001
77
78/* CSR0 in Peripheral mode */
79#define MUSB_CSR0_P_SVDSETUPEND 0x0080
80#define MUSB_CSR0_P_SVDRXPKTRDY 0x0040
81#define MUSB_CSR0_P_SENDSTALL 0x0020
82#define MUSB_CSR0_P_SETUPEND 0x0010
83#define MUSB_CSR0_P_DATAEND 0x0008
84#define MUSB_CSR0_P_SENTSTALL 0x0004
85
86/* CSR0 in Host mode */
87#define MUSB_CSR0_H_DIS_PING 0x0800
88#define MUSB_CSR0_H_WR_DATATOGGLE 0x0400 /* Set to allow setting: */
89#define MUSB_CSR0_H_DATATOGGLE 0x0200 /* Data toggle control */
90#define MUSB_CSR0_H_NAKTIMEOUT 0x0080
91#define MUSB_CSR0_H_STATUSPKT 0x0040
92#define MUSB_CSR0_H_REQPKT 0x0020
93#define MUSB_CSR0_H_ERROR 0x0010
94#define MUSB_CSR0_H_SETUPPKT 0x0008
95#define MUSB_CSR0_H_RXSTALL 0x0004
96
97/* CSR0 bits to avoid zeroing (write zero clears, write 1 ignored) */
98#define MUSB_CSR0_P_WZC_BITS \
99 (MUSB_CSR0_P_SENTSTALL)
100#define MUSB_CSR0_H_WZC_BITS \
101 (MUSB_CSR0_H_NAKTIMEOUT | MUSB_CSR0_H_RXSTALL \
102 | MUSB_CSR0_RXPKTRDY)
103
104/* TxType/RxType */
105#define MUSB_TYPE_SPEED 0xc0
106#define MUSB_TYPE_SPEED_SHIFT 6
107#define MUSB_TYPE_PROTO 0x30 /* Implicitly zero for ep0 */
108#define MUSB_TYPE_PROTO_SHIFT 4
109#define MUSB_TYPE_REMOTE_END 0xf /* Implicitly zero for ep0 */
110
111/* CONFIGDATA */
112#define MUSB_CONFIGDATA_MPRXE 0x80 /* Auto bulk pkt combining */
113#define MUSB_CONFIGDATA_MPTXE 0x40 /* Auto bulk pkt splitting */
114#define MUSB_CONFIGDATA_BIGENDIAN 0x20
115#define MUSB_CONFIGDATA_HBRXE 0x10 /* HB-ISO for RX */
116#define MUSB_CONFIGDATA_HBTXE 0x08 /* HB-ISO for TX */
117#define MUSB_CONFIGDATA_DYNFIFO 0x04 /* Dynamic FIFO sizing */
118#define MUSB_CONFIGDATA_SOFTCONE 0x02 /* SoftConnect */
119#define MUSB_CONFIGDATA_UTMIDW 0x01 /* Data width 0/1 => 8/16bits */
120
121/* TXCSR in Peripheral and Host mode */
122#define MUSB_TXCSR_AUTOSET 0x8000
123#define MUSB_TXCSR_DMAENAB 0x1000
124#define MUSB_TXCSR_FRCDATATOG 0x0800
125#define MUSB_TXCSR_DMAMODE 0x0400
126#define MUSB_TXCSR_CLRDATATOG 0x0040
127#define MUSB_TXCSR_FLUSHFIFO 0x0008
128#define MUSB_TXCSR_FIFONOTEMPTY 0x0002
129#define MUSB_TXCSR_TXPKTRDY 0x0001
130
131/* TXCSR in Peripheral mode */
132#define MUSB_TXCSR_P_ISO 0x4000
133#define MUSB_TXCSR_P_INCOMPTX 0x0080
134#define MUSB_TXCSR_P_SENTSTALL 0x0020
135#define MUSB_TXCSR_P_SENDSTALL 0x0010
136#define MUSB_TXCSR_P_UNDERRUN 0x0004
137
138/* TXCSR in Host mode */
139#define MUSB_TXCSR_H_WR_DATATOGGLE 0x0200
140#define MUSB_TXCSR_H_DATATOGGLE 0x0100
141#define MUSB_TXCSR_H_NAKTIMEOUT 0x0080
142#define MUSB_TXCSR_H_RXSTALL 0x0020
143#define MUSB_TXCSR_H_ERROR 0x0004
144
145/* TXCSR bits to avoid zeroing (write zero clears, write 1 ignored) */
146#define MUSB_TXCSR_P_WZC_BITS \
147 (MUSB_TXCSR_P_INCOMPTX | MUSB_TXCSR_P_SENTSTALL \
148 | MUSB_TXCSR_P_UNDERRUN | MUSB_TXCSR_FIFONOTEMPTY)
149#define MUSB_TXCSR_H_WZC_BITS \
150 (MUSB_TXCSR_H_NAKTIMEOUT | MUSB_TXCSR_H_RXSTALL \
151 | MUSB_TXCSR_H_ERROR | MUSB_TXCSR_FIFONOTEMPTY)
152
153/* RXCSR in Peripheral and Host mode */
154#define MUSB_RXCSR_AUTOCLEAR 0x8000
155#define MUSB_RXCSR_DMAENAB 0x2000
156#define MUSB_RXCSR_DISNYET 0x1000
157#define MUSB_RXCSR_PID_ERR 0x1000
158#define MUSB_RXCSR_DMAMODE 0x0800
159#define MUSB_RXCSR_INCOMPRX 0x0100
160#define MUSB_RXCSR_CLRDATATOG 0x0080
161#define MUSB_RXCSR_FLUSHFIFO 0x0010
162#define MUSB_RXCSR_DATAERROR 0x0008
163#define MUSB_RXCSR_FIFOFULL 0x0002
164#define MUSB_RXCSR_RXPKTRDY 0x0001
165
166/* RXCSR in Peripheral mode */
167#define MUSB_RXCSR_P_ISO 0x4000
168#define MUSB_RXCSR_P_SENTSTALL 0x0040
169#define MUSB_RXCSR_P_SENDSTALL 0x0020
170#define MUSB_RXCSR_P_OVERRUN 0x0004
171
172/* RXCSR in Host mode */
173#define MUSB_RXCSR_H_AUTOREQ 0x4000
174#define MUSB_RXCSR_H_WR_DATATOGGLE 0x0400
175#define MUSB_RXCSR_H_DATATOGGLE 0x0200
176#define MUSB_RXCSR_H_RXSTALL 0x0040
177#define MUSB_RXCSR_H_REQPKT 0x0020
178#define MUSB_RXCSR_H_ERROR 0x0004
179
180/* RXCSR bits to avoid zeroing (write zero clears, write 1 ignored) */
181#define MUSB_RXCSR_P_WZC_BITS \
182 (MUSB_RXCSR_P_SENTSTALL | MUSB_RXCSR_P_OVERRUN \
183 | MUSB_RXCSR_RXPKTRDY)
184#define MUSB_RXCSR_H_WZC_BITS \
185 (MUSB_RXCSR_H_RXSTALL | MUSB_RXCSR_H_ERROR \
186 | MUSB_RXCSR_DATAERROR | MUSB_RXCSR_RXPKTRDY)
187
188/* HUBADDR */
189#define MUSB_HUBADDR_MULTI_TT 0x80
190
Hans de Goede0f8bc532015-01-11 20:34:47 +0100191/* SUNXI has different reg addresses, but identical r/w functions */
Wolfgang Denk0a50b3c2021-09-27 17:42:38 +0200192#ifndef CONFIG_ARCH_SUNXI
Hans de Goede0f8bc532015-01-11 20:34:47 +0100193
Ilya Yanokeb819552012-11-06 13:48:21 +0000194/*
195 * Common USB registers
196 */
197
198#define MUSB_FADDR 0x00 /* 8-bit */
199#define MUSB_POWER 0x01 /* 8-bit */
200
201#define MUSB_INTRTX 0x02 /* 16-bit */
202#define MUSB_INTRRX 0x04
203#define MUSB_INTRTXE 0x06
204#define MUSB_INTRRXE 0x08
205#define MUSB_INTRUSB 0x0A /* 8 bit */
206#define MUSB_INTRUSBE 0x0B /* 8 bit */
207#define MUSB_FRAME 0x0C
208#define MUSB_INDEX 0x0E /* 8 bit */
209#define MUSB_TESTMODE 0x0F /* 8 bit */
210
211/* Get offset for a given FIFO from musb->mregs */
212#if defined(CONFIG_USB_MUSB_TUSB6010) || \
213 defined(CONFIG_USB_MUSB_TUSB6010_MODULE)
214#define MUSB_FIFO_OFFSET(epnum) (0x200 + ((epnum) * 0x20))
215#else
216#define MUSB_FIFO_OFFSET(epnum) (0x20 + ((epnum) * 4))
217#endif
218
219/*
220 * Additional Control Registers
221 */
222
223#define MUSB_DEVCTL 0x60 /* 8 bit */
224
225/* These are always controlled through the INDEX register */
226#define MUSB_TXFIFOSZ 0x62 /* 8-bit (see masks) */
227#define MUSB_RXFIFOSZ 0x63 /* 8-bit (see masks) */
228#define MUSB_TXFIFOADD 0x64 /* 16-bit offset shifted right 3 */
229#define MUSB_RXFIFOADD 0x66 /* 16-bit offset shifted right 3 */
230
231/* REVISIT: vctrl/vstatus: optional vendor utmi+phy register at 0x68 */
232#define MUSB_HWVERS 0x6C /* 8 bit */
233#define MUSB_ULPI_BUSCONTROL 0x70 /* 8 bit */
234#define MUSB_ULPI_INT_MASK 0x72 /* 8 bit */
235#define MUSB_ULPI_INT_SRC 0x73 /* 8 bit */
236#define MUSB_ULPI_REG_DATA 0x74 /* 8 bit */
237#define MUSB_ULPI_REG_ADDR 0x75 /* 8 bit */
238#define MUSB_ULPI_REG_CONTROL 0x76 /* 8 bit */
239#define MUSB_ULPI_RAW_DATA 0x77 /* 8 bit */
240
241#define MUSB_EPINFO 0x78 /* 8 bit */
242#define MUSB_RAMINFO 0x79 /* 8 bit */
243#define MUSB_LINKINFO 0x7a /* 8 bit */
244#define MUSB_VPLEN 0x7b /* 8 bit */
245#define MUSB_HS_EOF1 0x7c /* 8 bit */
246#define MUSB_FS_EOF1 0x7d /* 8 bit */
247#define MUSB_LS_EOF1 0x7e /* 8 bit */
248
249/* Offsets to endpoint registers */
250#define MUSB_TXMAXP 0x00
251#define MUSB_TXCSR 0x02
252#define MUSB_CSR0 MUSB_TXCSR /* Re-used for EP0 */
253#define MUSB_RXMAXP 0x04
254#define MUSB_RXCSR 0x06
255#define MUSB_RXCOUNT 0x08
256#define MUSB_COUNT0 MUSB_RXCOUNT /* Re-used for EP0 */
257#define MUSB_TXTYPE 0x0A
258#define MUSB_TYPE0 MUSB_TXTYPE /* Re-used for EP0 */
259#define MUSB_TXINTERVAL 0x0B
260#define MUSB_NAKLIMIT0 MUSB_TXINTERVAL /* Re-used for EP0 */
261#define MUSB_RXTYPE 0x0C
262#define MUSB_RXINTERVAL 0x0D
263#define MUSB_FIFOSIZE 0x0F
264#define MUSB_CONFIGDATA MUSB_FIFOSIZE /* Re-used for EP0 */
265
266/* Offsets to endpoint registers in indexed model (using INDEX register) */
267#define MUSB_INDEXED_OFFSET(_epnum, _offset) \
268 (0x10 + (_offset))
269
270/* Offsets to endpoint registers in flat models */
271#define MUSB_FLAT_OFFSET(_epnum, _offset) \
272 (0x100 + (0x10*(_epnum)) + (_offset))
273
274#if defined(CONFIG_USB_MUSB_TUSB6010) || \
275 defined(CONFIG_USB_MUSB_TUSB6010_MODULE)
276/* TUSB6010 EP0 configuration register is special */
277#define MUSB_TUSB_OFFSET(_epnum, _offset) \
278 (0x10 + _offset)
279#include "tusb6010.h" /* Needed "only" for TUSB_EP0_CONF */
280#endif
281
282#define MUSB_TXCSR_MODE 0x2000
283
284/* "bus control"/target registers, for host side multipoint (external hubs) */
285#define MUSB_TXFUNCADDR 0x00
286#define MUSB_TXHUBADDR 0x02
287#define MUSB_TXHUBPORT 0x03
288
289#define MUSB_RXFUNCADDR 0x04
290#define MUSB_RXHUBADDR 0x06
291#define MUSB_RXHUBPORT 0x07
292
293#define MUSB_BUSCTL_OFFSET(_epnum, _offset) \
294 (0x80 + (8*(_epnum)) + (_offset))
295
Hans de Goede0f8bc532015-01-11 20:34:47 +0100296#else /* CONFIG_ARCH_SUNXI */
297
298/*
299 * Common USB registers
300 */
301
302#define MUSB_FADDR 0x0098
303#define MUSB_POWER 0x0040
304
305#define MUSB_INTRTX 0x0044
306#define MUSB_INTRRX 0x0046
307#define MUSB_INTRTXE 0x0048
308#define MUSB_INTRRXE 0x004A
309#define MUSB_INTRUSB 0x004C
310#define MUSB_INTRUSBE 0x0050
311#define MUSB_FRAME 0x0054
312#define MUSB_INDEX 0x0042
313#define MUSB_TESTMODE 0x007C
314
315/* Get offset for a given FIFO from musb->mregs */
316#define MUSB_FIFO_OFFSET(epnum) (0x00 + ((epnum) * 4))
317
318/*
319 * Additional Control Registers
320 */
321
322#define MUSB_DEVCTL 0x0041
323
324/* These are always controlled through the INDEX register */
325#define MUSB_TXFIFOSZ 0x0090
326#define MUSB_RXFIFOSZ 0x0094
327#define MUSB_TXFIFOADD 0x0092
328#define MUSB_RXFIFOADD 0x0096
329
330#define MUSB_EPINFO 0x0078
331#define MUSB_RAMINFO 0x0079
332#define MUSB_LINKINFO 0x007A
333#define MUSB_VPLEN 0x007B
334#define MUSB_HS_EOF1 0x007C
335#define MUSB_FS_EOF1 0x007D
336#define MUSB_LS_EOF1 0x007E
337
338/* Offsets to endpoint registers */
339#define MUSB_TXMAXP 0x0080
340#define MUSB_TXCSR 0x0082
341#define MUSB_CSR0 0x0082
342#define MUSB_RXMAXP 0x0084
343#define MUSB_RXCSR 0x0086
344#define MUSB_RXCOUNT 0x0088
345#define MUSB_COUNT0 0x0088
346#define MUSB_TXTYPE 0x008C
347#define MUSB_TYPE0 0x008C
348#define MUSB_TXINTERVAL 0x008D
349#define MUSB_NAKLIMIT0 0x008D
350#define MUSB_RXTYPE 0x008E
351#define MUSB_RXINTERVAL 0x008F
352
353#define MUSB_CONFIGDATA 0x00b0 /* musb_read_configdata adds 0x10 ! */
354#define MUSB_FIFOSIZE 0x0090
355
356/* Offsets to endpoint registers in indexed model (using INDEX register) */
357#define MUSB_INDEXED_OFFSET(_epnum, _offset) (_offset)
358
359#define MUSB_TXCSR_MODE 0x2000
360
361/* "bus control"/target registers, for host side multipoint (external hubs) */
362#define MUSB_TXFUNCADDR 0x0098
363#define MUSB_TXHUBADDR 0x009A
364#define MUSB_TXHUBPORT 0x009B
365
366#define MUSB_RXFUNCADDR 0x009C
367#define MUSB_RXHUBADDR 0x009E
368#define MUSB_RXHUBPORT 0x009F
369
370/* Endpoint is selected with MUSB_INDEX. */
371#define MUSB_BUSCTL_OFFSET(_epnum, _offset) (_offset)
372
373#endif /* CONFIG_ARCH_SUNXI */
374
Ilya Yanokeb819552012-11-06 13:48:21 +0000375static inline void musb_write_txfifosz(void __iomem *mbase, u8 c_size)
376{
377 musb_writeb(mbase, MUSB_TXFIFOSZ, c_size);
378}
379
380static inline void musb_write_txfifoadd(void __iomem *mbase, u16 c_off)
381{
382 musb_writew(mbase, MUSB_TXFIFOADD, c_off);
383}
384
385static inline void musb_write_rxfifosz(void __iomem *mbase, u8 c_size)
386{
387 musb_writeb(mbase, MUSB_RXFIFOSZ, c_size);
388}
389
390static inline void musb_write_rxfifoadd(void __iomem *mbase, u16 c_off)
391{
392 musb_writew(mbase, MUSB_RXFIFOADD, c_off);
393}
394
395static inline void musb_write_ulpi_buscontrol(void __iomem *mbase, u8 val)
396{
Hans de Goede0f8bc532015-01-11 20:34:47 +0100397#ifndef CONFIG_ARCH_SUNXI /* No ulpi on sunxi */
Ilya Yanokeb819552012-11-06 13:48:21 +0000398 musb_writeb(mbase, MUSB_ULPI_BUSCONTROL, val);
Hans de Goede0f8bc532015-01-11 20:34:47 +0100399#endif
Ilya Yanokeb819552012-11-06 13:48:21 +0000400}
401
402static inline u8 musb_read_txfifosz(void __iomem *mbase)
403{
404 return musb_readb(mbase, MUSB_TXFIFOSZ);
405}
406
407static inline u16 musb_read_txfifoadd(void __iomem *mbase)
408{
409 return musb_readw(mbase, MUSB_TXFIFOADD);
410}
411
412static inline u8 musb_read_rxfifosz(void __iomem *mbase)
413{
414 return musb_readb(mbase, MUSB_RXFIFOSZ);
415}
416
417static inline u16 musb_read_rxfifoadd(void __iomem *mbase)
418{
419 return musb_readw(mbase, MUSB_RXFIFOADD);
420}
421
422static inline u8 musb_read_ulpi_buscontrol(void __iomem *mbase)
423{
Hans de Goede0f8bc532015-01-11 20:34:47 +0100424#ifdef CONFIG_ARCH_SUNXI /* No ulpi on sunxi */
425 return 0;
426#else
Ilya Yanokeb819552012-11-06 13:48:21 +0000427 return musb_readb(mbase, MUSB_ULPI_BUSCONTROL);
Hans de Goede0f8bc532015-01-11 20:34:47 +0100428#endif
Ilya Yanokeb819552012-11-06 13:48:21 +0000429}
430
431static inline u8 musb_read_configdata(void __iomem *mbase)
432{
Andre Przywara1027f282021-05-05 13:51:03 +0100433#ifdef CONFIG_USB_MUSB_FIXED_CONFIGDATA
Vishnu Patekar8c3dacf2015-03-01 23:47:48 +0530434 /* <Sigh> allwinner saves a reg, and we need to hardcode this */
435 return 0xde;
436#else
Ilya Yanokeb819552012-11-06 13:48:21 +0000437 musb_writeb(mbase, MUSB_INDEX, 0);
438 return musb_readb(mbase, 0x10 + MUSB_CONFIGDATA);
Vishnu Patekar8c3dacf2015-03-01 23:47:48 +0530439#endif
Ilya Yanokeb819552012-11-06 13:48:21 +0000440}
441
442static inline u16 musb_read_hwvers(void __iomem *mbase)
443{
Hans de Goede0f8bc532015-01-11 20:34:47 +0100444#ifdef CONFIG_ARCH_SUNXI
445 return 0; /* Unknown version */
446#else
Ilya Yanokeb819552012-11-06 13:48:21 +0000447 return musb_readw(mbase, MUSB_HWVERS);
Hans de Goede0f8bc532015-01-11 20:34:47 +0100448#endif
Ilya Yanokeb819552012-11-06 13:48:21 +0000449}
450
451static inline void __iomem *musb_read_target_reg_base(u8 i, void __iomem *mbase)
452{
453 return (MUSB_BUSCTL_OFFSET(i, 0) + mbase);
454}
455
456static inline void musb_write_rxfunaddr(void __iomem *ep_target_regs,
457 u8 qh_addr_reg)
458{
459 musb_writeb(ep_target_regs, MUSB_RXFUNCADDR, qh_addr_reg);
460}
461
462static inline void musb_write_rxhubaddr(void __iomem *ep_target_regs,
463 u8 qh_h_addr_reg)
464{
465 musb_writeb(ep_target_regs, MUSB_RXHUBADDR, qh_h_addr_reg);
466}
467
468static inline void musb_write_rxhubport(void __iomem *ep_target_regs,
469 u8 qh_h_port_reg)
470{
471 musb_writeb(ep_target_regs, MUSB_RXHUBPORT, qh_h_port_reg);
472}
473
474static inline void musb_write_txfunaddr(void __iomem *mbase, u8 epnum,
475 u8 qh_addr_reg)
476{
477 musb_writeb(mbase, MUSB_BUSCTL_OFFSET(epnum, MUSB_TXFUNCADDR),
478 qh_addr_reg);
479}
480
481static inline void musb_write_txhubaddr(void __iomem *mbase, u8 epnum,
482 u8 qh_addr_reg)
483{
484 musb_writeb(mbase, MUSB_BUSCTL_OFFSET(epnum, MUSB_TXHUBADDR),
485 qh_addr_reg);
486}
487
488static inline void musb_write_txhubport(void __iomem *mbase, u8 epnum,
489 u8 qh_h_port_reg)
490{
491 musb_writeb(mbase, MUSB_BUSCTL_OFFSET(epnum, MUSB_TXHUBPORT),
492 qh_h_port_reg);
493}
494
495static inline u8 musb_read_rxfunaddr(void __iomem *mbase, u8 epnum)
496{
497 return musb_readb(mbase, MUSB_BUSCTL_OFFSET(epnum, MUSB_RXFUNCADDR));
498}
499
500static inline u8 musb_read_rxhubaddr(void __iomem *mbase, u8 epnum)
501{
502 return musb_readb(mbase, MUSB_BUSCTL_OFFSET(epnum, MUSB_RXHUBADDR));
503}
504
505static inline u8 musb_read_rxhubport(void __iomem *mbase, u8 epnum)
506{
507 return musb_readb(mbase, MUSB_BUSCTL_OFFSET(epnum, MUSB_RXHUBPORT));
508}
509
510static inline u8 musb_read_txfunaddr(void __iomem *mbase, u8 epnum)
511{
512 return musb_readb(mbase, MUSB_BUSCTL_OFFSET(epnum, MUSB_TXFUNCADDR));
513}
514
515static inline u8 musb_read_txhubaddr(void __iomem *mbase, u8 epnum)
516{
517 return musb_readb(mbase, MUSB_BUSCTL_OFFSET(epnum, MUSB_TXHUBADDR));
518}
519
520static inline u8 musb_read_txhubport(void __iomem *mbase, u8 epnum)
521{
522 return musb_readb(mbase, MUSB_BUSCTL_OFFSET(epnum, MUSB_TXHUBPORT));
523}
524
Ilya Yanokeb819552012-11-06 13:48:21 +0000525#endif /* __MUSB_REGS_H__ */