blob: 97d8cc48edf74dc67b52489e3f86580e4aecd694 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
wdenk42d1f032003-10-15 23:53:47 +00002/*
Kumar Gala7c57f3e2011-01-11 00:52:35 -06003 * Copyright 2004, 2011 Freescale Semiconductor.
wdenk42d1f032003-10-15 23:53:47 +00004 * (C) Copyright 2002,2003 Motorola,Inc.
5 * Xianghua Xiao <X.Xiao@motorola.com>
wdenk42d1f032003-10-15 23:53:47 +00006 */
7
wdenk0ac6f8b2004-07-09 23:27:13 +00008/*
9 * mpc8560ads board configuration file
10 *
11 * Please refer to doc/README.mpc85xx for more info.
12 *
13 * Make sure you change the MAC address and other network params first,
Joe Hershberger92ac5202015-05-04 14:55:14 -050014 * search for CONFIG_SERVERIP, etc. in this file.
wdenk42d1f032003-10-15 23:53:47 +000015 */
16
17#ifndef __CONFIG_H
18#define __CONFIG_H
19
Simon Glassc05ed002020-05-10 11:40:11 -060020#include <linux/delay.h>
21
wdenk42d1f032003-10-15 23:53:47 +000022/* High Level Configuration Options */
Jon Loeliger9c4c5ae2005-07-23 10:37:35 -050023#define CONFIG_CPM2 1 /* has CPM2 */
wdenk42d1f032003-10-15 23:53:47 +000024
Wolfgang Denk2ae18242010-10-06 09:05:45 +020025/*
26 * default CCARBAR is at 0xff700000
27 * assume U-Boot is less than 0.5MB
28 */
Wolfgang Denk2ae18242010-10-06 09:05:45 +020029
Gabor Juhos842033e2013-05-30 07:06:12 +000030#define CONFIG_PCI_INDIRECT_BRIDGE
Kumar Gala0151cba2008-10-21 11:33:58 -050031#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Andy Flemingccc091a2007-05-08 17:27:43 -050032#undef CONFIG_ETHER_ON_FCC /* cpm FCC ethernet support */
wdenk42d1f032003-10-15 23:53:47 +000033#define CONFIG_ENV_OVERWRITE
Peter Tyser004eca02009-09-16 22:03:08 -050034#define CONFIG_RESET_PHY_R 1 /* Call reset_phy() */
wdenk42d1f032003-10-15 23:53:47 +000035
wdenk0ac6f8b2004-07-09 23:27:13 +000036/*
37 * sysclk for MPC85xx
38 *
39 * Two valid values are:
40 * 33000000
41 * 66000000
42 *
43 * Most PCI cards are still 33Mhz, so in the presence of PCI, 33MHz
wdenk9aea9532004-08-01 23:02:45 +000044 * is likely the desired value here, so that is now the default.
45 * The board, however, can run at 66MHz. In any event, this value
46 * must match the settings of some switches. Details can be found
47 * in the README.mpc85xxads.
wdenk0ac6f8b2004-07-09 23:27:13 +000048 */
49
wdenk9aea9532004-08-01 23:02:45 +000050#ifndef CONFIG_SYS_CLK_FREQ
51#define CONFIG_SYS_CLK_FREQ 33000000
wdenk42d1f032003-10-15 23:53:47 +000052#endif
53
wdenk0ac6f8b2004-07-09 23:27:13 +000054/*
55 * These can be toggled for performance analysis, otherwise use default.
56 */
57#define CONFIG_L2_CACHE /* toggle L2 cache */
58#define CONFIG_BTB /* toggle branch predition */
wdenk42d1f032003-10-15 23:53:47 +000059
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020060#define CONFIG_SYS_INIT_DBCR DBCR_IDM /* Enable Debug Exceptions */
wdenk42d1f032003-10-15 23:53:47 +000061
Timur Tabie46fedf2011-08-04 18:03:41 -050062#define CONFIG_SYS_CCSRBAR 0xe0000000
63#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
wdenk42d1f032003-10-15 23:53:47 +000064
Jon Loeliger8b625112008-03-18 11:12:44 -050065/* DDR Setup */
Jon Loeliger8b625112008-03-18 11:12:44 -050066#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
67#define CONFIG_DDR_SPD
wdenk9aea9532004-08-01 23:02:45 +000068
Jon Loeliger8b625112008-03-18 11:12:44 -050069#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
70
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020071#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
72#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
wdenk9aea9532004-08-01 23:02:45 +000073
Jon Loeliger8b625112008-03-18 11:12:44 -050074#define CONFIG_DIMM_SLOTS_PER_CTLR 1
75#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
wdenk9aea9532004-08-01 23:02:45 +000076
Jon Loeliger8b625112008-03-18 11:12:44 -050077/* I2C addresses of SPD EEPROMs */
78#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
wdenk9aea9532004-08-01 23:02:45 +000079
Jon Loeliger8b625112008-03-18 11:12:44 -050080/* These are used when DDR doesn't use SPD. */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020081#define CONFIG_SYS_SDRAM_SIZE 128 /* DDR is 128MB */
82#define CONFIG_SYS_DDR_CS0_BNDS 0x00000007 /* 0-128MB */
83#define CONFIG_SYS_DDR_CS0_CONFIG 0x80000002
84#define CONFIG_SYS_DDR_TIMING_1 0x37344321
85#define CONFIG_SYS_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning */
86#define CONFIG_SYS_DDR_CONTROL 0xc2000000 /* unbuffered,no DYN_PWR */
87#define CONFIG_SYS_DDR_MODE 0x00000062 /* DLL,normal,seq,4/2.5 */
88#define CONFIG_SYS_DDR_INTERVAL 0x05200100 /* autocharge,no open page */
wdenk42d1f032003-10-15 23:53:47 +000089
wdenk0ac6f8b2004-07-09 23:27:13 +000090/*
91 * SDRAM on the Local Bus
92 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020093#define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
94#define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
wdenk42d1f032003-10-15 23:53:47 +000095
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020096#define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 16M */
97#define CONFIG_SYS_BR0_PRELIM 0xff001801 /* port size 32bit */
wdenk42d1f032003-10-15 23:53:47 +000098
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020099#define CONFIG_SYS_OR0_PRELIM 0xff006ff7 /* 16MB Flash */
100#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
101#define CONFIG_SYS_MAX_FLASH_SECT 64 /* sectors per device */
102#undef CONFIG_SYS_FLASH_CHECKSUM
103#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
104#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
wdenk42d1f032003-10-15 23:53:47 +0000105
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200106#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
wdenk0ac6f8b2004-07-09 23:27:13 +0000107
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200108#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
109#define CONFIG_SYS_RAMBOOT
wdenk42d1f032003-10-15 23:53:47 +0000110#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200111#undef CONFIG_SYS_RAMBOOT
wdenk42d1f032003-10-15 23:53:47 +0000112#endif
113
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200114#define CONFIG_SYS_FLASH_EMPTY_INFO
wdenk0ac6f8b2004-07-09 23:27:13 +0000115
116#undef CONFIG_CLOCKS_IN_MHZ
wdenk42d1f032003-10-15 23:53:47 +0000117
wdenk0ac6f8b2004-07-09 23:27:13 +0000118/*
119 * Local Bus Definitions
120 */
121
122/*
123 * Base Register 2 and Option Register 2 configure SDRAM.
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200124 * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
wdenk0ac6f8b2004-07-09 23:27:13 +0000125 *
126 * For BR2, need:
127 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
128 * port-size = 32-bits = BR2[19:20] = 11
129 * no parity checking = BR2[21:22] = 00
130 * SDRAM for MSEL = BR2[24:26] = 011
131 * Valid = BR[31] = 1
132 *
133 * 0 4 8 12 16 20 24 28
134 * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
135 *
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200136 * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into
wdenk0ac6f8b2004-07-09 23:27:13 +0000137 * FIXME: the top 17 bits of BR2.
138 */
139
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200140#define CONFIG_SYS_BR2_PRELIM 0xf0001861
wdenk0ac6f8b2004-07-09 23:27:13 +0000141
142/*
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200143 * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
wdenk0ac6f8b2004-07-09 23:27:13 +0000144 *
145 * For OR2, need:
146 * 64MB mask for AM, OR2[0:7] = 1111 1100
147 * XAM, OR2[17:18] = 11
148 * 9 columns OR2[19-21] = 010
149 * 13 rows OR2[23-25] = 100
150 * EAD set for extra time OR[31] = 1
151 *
152 * 0 4 8 12 16 20 24 28
153 * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
154 */
155
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200156#define CONFIG_SYS_OR2_PRELIM 0xfc006901
wdenk0ac6f8b2004-07-09 23:27:13 +0000157
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200158#define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */
159#define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
160#define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
161#define CONFIG_SYS_LBC_MRTPR 0x20000000 /* LB refresh timer prescal*/
wdenk0ac6f8b2004-07-09 23:27:13 +0000162
Kumar Galab0fe93ed2009-03-26 01:34:38 -0500163#define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_BSMA1516 \
164 | LSDMR_RFCR5 \
165 | LSDMR_PRETOACT3 \
166 | LSDMR_ACTTORW3 \
167 | LSDMR_BL8 \
168 | LSDMR_WRC2 \
169 | LSDMR_CL3 \
170 | LSDMR_RFEN \
wdenk0ac6f8b2004-07-09 23:27:13 +0000171 )
172
173/*
174 * SDRAM Controller configuration sequence.
175 */
Kumar Galab0fe93ed2009-03-26 01:34:38 -0500176#define CONFIG_SYS_LBC_LSDMR_1 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_PCHALL)
177#define CONFIG_SYS_LBC_LSDMR_2 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
178#define CONFIG_SYS_LBC_LSDMR_3 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
179#define CONFIG_SYS_LBC_LSDMR_4 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_MRW)
180#define CONFIG_SYS_LBC_LSDMR_5 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_NORMAL)
wdenk0ac6f8b2004-07-09 23:27:13 +0000181
wdenk9aea9532004-08-01 23:02:45 +0000182/*
183 * 32KB, 8-bit wide for ADS config reg
184 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200185#define CONFIG_SYS_BR4_PRELIM 0xf8000801
186#define CONFIG_SYS_OR4_PRELIM 0xffffe1f1
187#define CONFIG_SYS_BCSR (CONFIG_SYS_BR4_PRELIM & 0xffff8000)
wdenk42d1f032003-10-15 23:53:47 +0000188
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200189#define CONFIG_SYS_INIT_RAM_LOCK 1
190#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200191#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
wdenk42d1f032003-10-15 23:53:47 +0000192
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200193#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200194#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenk42d1f032003-10-15 23:53:47 +0000195
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200196#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
197#define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
wdenk42d1f032003-10-15 23:53:47 +0000198
199/* Serial Port */
wdenk0ac6f8b2004-07-09 23:27:13 +0000200#define CONFIG_CONS_ON_SCC /* define if console on SCC */
201#undef CONFIG_CONS_NONE /* define if console on something else */
wdenk42d1f032003-10-15 23:53:47 +0000202
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200203#define CONFIG_SYS_BAUDRATE_TABLE \
wdenk42d1f032003-10-15 23:53:47 +0000204 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
205
Jon Loeliger20476722006-10-20 15:50:15 -0500206/*
207 * I2C
208 */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200209#define CONFIG_SYS_I2C
210#define CONFIG_SYS_I2C_FSL
211#define CONFIG_SYS_FSL_I2C_SPEED 400000
212#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
213#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
214#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
wdenk42d1f032003-10-15 23:53:47 +0000215
wdenk0ac6f8b2004-07-09 23:27:13 +0000216/* RapidIO MMU */
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600217#define CONFIG_SYS_RIO_MEM_VIRT 0xc0000000 /* base address */
Kumar Gala10795f42008-12-02 16:08:36 -0600218#define CONFIG_SYS_RIO_MEM_BUS 0xc0000000 /* base address */
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600219#define CONFIG_SYS_RIO_MEM_PHYS 0xc0000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200220#define CONFIG_SYS_RIO_MEM_SIZE 0x20000000 /* 128M */
wdenk42d1f032003-10-15 23:53:47 +0000221
wdenk0ac6f8b2004-07-09 23:27:13 +0000222/*
223 * General PCI
Sergei Shtylyov362dd832006-12-27 22:07:15 +0300224 * Memory space is mapped 1-1, but I/O space must start from 0.
wdenk0ac6f8b2004-07-09 23:27:13 +0000225 */
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600226#define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
Kumar Gala10795f42008-12-02 16:08:36 -0600227#define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600228#define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200229#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600230#define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000
Kumar Gala5f91ef62008-12-02 16:08:37 -0600231#define CONFIG_SYS_PCI1_IO_BUS 0x00000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200232#define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000
233#define CONFIG_SYS_PCI1_IO_SIZE 0x100000 /* 1M */
wdenk0ac6f8b2004-07-09 23:27:13 +0000234
235#if defined(CONFIG_PCI)
wdenk0ac6f8b2004-07-09 23:27:13 +0000236#undef CONFIG_EEPRO100
wdenk42d1f032003-10-15 23:53:47 +0000237#undef CONFIG_TULIP
wdenk0ac6f8b2004-07-09 23:27:13 +0000238
239#if !defined(CONFIG_PCI_PNP)
240 #define PCI_ENET0_IOADDR 0xe0000000
241 #define PCI_ENET0_MEMADDR 0xe0000000
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200242 #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */
wdenk42d1f032003-10-15 23:53:47 +0000243#endif
wdenk0ac6f8b2004-07-09 23:27:13 +0000244
245#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200246#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
wdenk0ac6f8b2004-07-09 23:27:13 +0000247
248#endif /* CONFIG_PCI */
249
Andy Flemingccc091a2007-05-08 17:27:43 -0500250#ifdef CONFIG_TSEC_ENET
wdenk0ac6f8b2004-07-09 23:27:13 +0000251
Kim Phillips255a35772007-05-16 16:52:19 -0500252#define CONFIG_TSEC1 1
253#define CONFIG_TSEC1_NAME "TSEC0"
254#define CONFIG_TSEC2 1
255#define CONFIG_TSEC2_NAME "TSEC1"
wdenk0ac6f8b2004-07-09 23:27:13 +0000256#define TSEC1_PHY_ADDR 0
257#define TSEC2_PHY_ADDR 1
258#define TSEC1_PHYIDX 0
259#define TSEC2_PHYIDX 0
Andy Fleming3a790132007-08-15 20:03:25 -0500260#define TSEC1_FLAGS TSEC_GIGABIT
261#define TSEC2_FLAGS TSEC_GIGABIT
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500262
263/* Options are: TSEC[0-1] */
264#define CONFIG_ETHPRIME "TSEC0"
wdenk0ac6f8b2004-07-09 23:27:13 +0000265
Andy Flemingccc091a2007-05-08 17:27:43 -0500266#endif /* CONFIG_TSEC_ENET */
wdenk0ac6f8b2004-07-09 23:27:13 +0000267
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200268#ifdef CONFIG_ETHER_ON_FCC /* CPM FCC Ethernet */
Andy Flemingccc091a2007-05-08 17:27:43 -0500269
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200270#undef CONFIG_ETHER_NONE /* define if ether on something else */
wdenk0ac6f8b2004-07-09 23:27:13 +0000271#define CONFIG_ETHER_INDEX 2 /* which channel for ether */
272
273#if (CONFIG_ETHER_INDEX == 2)
wdenk42d1f032003-10-15 23:53:47 +0000274 /*
275 * - Rx-CLK is CLK13
276 * - Tx-CLK is CLK14
277 * - Select bus for bd/buffers
278 * - Full duplex
279 */
Mike Frysingerd4590da2011-10-17 05:38:58 +0000280 #define CONFIG_SYS_CMXFCR_MASK2 (CMXFCR_FC2 | CMXFCR_RF2CS_MSK | CMXFCR_TF2CS_MSK)
281 #define CONFIG_SYS_CMXFCR_VALUE2 (CMXFCR_RF2CS_CLK13 | CMXFCR_TF2CS_CLK14)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200282 #define CONFIG_SYS_CPMFCR_RAMTYPE 0
283 #define CONFIG_SYS_FCC_PSMR (FCC_PSMR_FDE)
wdenk42d1f032003-10-15 23:53:47 +0000284 #define FETH2_RST 0x01
wdenk0ac6f8b2004-07-09 23:27:13 +0000285#elif (CONFIG_ETHER_INDEX == 3)
wdenk42d1f032003-10-15 23:53:47 +0000286 /* need more definitions here for FE3 */
287 #define FETH3_RST 0x80
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200288#endif /* CONFIG_ETHER_INDEX */
wdenk0ac6f8b2004-07-09 23:27:13 +0000289
wdenk42d1f032003-10-15 23:53:47 +0000290/*
291 * GPIO pins used for bit-banged MII communications
292 */
293#define MDIO_PORT 2 /* Port C */
Luigi 'Comio' Mantellinibe225442009-10-10 12:42:22 +0200294#define MDIO_DECLARE volatile ioport_t *iop = ioport_addr ( \
295 (immap_t *) CONFIG_SYS_IMMR, MDIO_PORT )
296#define MDC_DECLARE MDIO_DECLARE
297
wdenk42d1f032003-10-15 23:53:47 +0000298#define MDIO_ACTIVE (iop->pdir |= 0x00400000)
299#define MDIO_TRISTATE (iop->pdir &= ~0x00400000)
300#define MDIO_READ ((iop->pdat & 0x00400000) != 0)
301
302#define MDIO(bit) if(bit) iop->pdat |= 0x00400000; \
303 else iop->pdat &= ~0x00400000
304
305#define MDC(bit) if(bit) iop->pdat |= 0x00200000; \
306 else iop->pdat &= ~0x00200000
307
308#define MIIDELAY udelay(1)
wdenk0ac6f8b2004-07-09 23:27:13 +0000309
wdenk42d1f032003-10-15 23:53:47 +0000310#endif
311
wdenk0ac6f8b2004-07-09 23:27:13 +0000312/*
313 * Environment
314 */
wdenk42d1f032003-10-15 23:53:47 +0000315
wdenk0ac6f8b2004-07-09 23:27:13 +0000316#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200317#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
wdenk42d1f032003-10-15 23:53:47 +0000318
Jon Loeliger2835e512007-06-13 13:22:08 -0500319/*
Jon Loeliger659e2f62007-07-10 09:10:49 -0500320 * BOOTP options
321 */
322#define CONFIG_BOOTP_BOOTFILESIZE
Jon Loeliger659e2f62007-07-10 09:10:49 -0500323
wdenk0ac6f8b2004-07-09 23:27:13 +0000324#undef CONFIG_WATCHDOG /* watchdog disabled */
wdenk42d1f032003-10-15 23:53:47 +0000325
326/*
327 * Miscellaneous configurable options
328 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200329#define CONFIG_SYS_LOAD_ADDR 0x1000000 /* default load address */
wdenk0ac6f8b2004-07-09 23:27:13 +0000330
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200331#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenk42d1f032003-10-15 23:53:47 +0000332
333/*
334 * For booting Linux, the board info and command line data
Kumar Galaa832ac42011-04-28 10:13:41 -0500335 * have to be in the first 64 MB of memory, since this is
wdenk42d1f032003-10-15 23:53:47 +0000336 * the maximum mapped by the Linux kernel during initialization.
337 */
Kumar Galaa832ac42011-04-28 10:13:41 -0500338#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
339#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
wdenk42d1f032003-10-15 23:53:47 +0000340
Jon Loeliger2835e512007-06-13 13:22:08 -0500341#if defined(CONFIG_CMD_KGDB)
wdenk42d1f032003-10-15 23:53:47 +0000342#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
wdenk42d1f032003-10-15 23:53:47 +0000343#endif
344
wdenk9aea9532004-08-01 23:02:45 +0000345/*
346 * Environment Configuration
347 */
wdenk42d1f032003-10-15 23:53:47 +0000348#if defined(CONFIG_TSEC_ENET) || defined(CONFIG_ETHER_ON_FCC)
Andy Fleming10327dc2007-08-16 16:35:02 -0500349#define CONFIG_HAS_ETH0
wdenke2ffd592004-12-31 09:32:47 +0000350#define CONFIG_HAS_ETH1
wdenke2ffd592004-12-31 09:32:47 +0000351#define CONFIG_HAS_ETH2
Kumar Gala5ce71582007-11-28 22:40:31 -0600352#define CONFIG_HAS_ETH3
wdenk42d1f032003-10-15 23:53:47 +0000353#endif
354
wdenk0ac6f8b2004-07-09 23:27:13 +0000355#define CONFIG_IPADDR 192.168.1.253
356
Mario Six5bc05432018-03-28 14:38:20 +0200357#define CONFIG_HOSTNAME "unknown"
Joe Hershberger8b3637c2011-10-13 13:03:47 +0000358#define CONFIG_ROOTPATH "/nfsroot"
Joe Hershbergerb3f44c22011-10-13 13:03:48 +0000359#define CONFIG_BOOTFILE "your.uImage"
wdenk0ac6f8b2004-07-09 23:27:13 +0000360
361#define CONFIG_SERVERIP 192.168.1.1
362#define CONFIG_GATEWAYIP 192.168.1.1
363#define CONFIG_NETMASK 255.255.255.0
364
365#define CONFIG_LOADADDR 200000 /* default location for tftp and bootm */
366
wdenk9aea9532004-08-01 23:02:45 +0000367#define CONFIG_EXTRA_ENV_SETTINGS \
Andy Fleming6b44a442008-07-14 20:04:40 -0500368 "netdev=eth0\0" \
369 "consoledev=ttyCPM\0" \
370 "ramdiskaddr=1000000\0" \
371 "ramdiskfile=your.ramdisk.u-boot\0" \
372 "fdtaddr=400000\0" \
373 "fdtfile=mpc8560ads.dtb\0"
wdenk0ac6f8b2004-07-09 23:27:13 +0000374
wdenk9aea9532004-08-01 23:02:45 +0000375#define CONFIG_NFSBOOTCOMMAND \
Andy Fleming6b44a442008-07-14 20:04:40 -0500376 "setenv bootargs root=/dev/nfs rw " \
377 "nfsroot=$serverip:$rootpath " \
378 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
379 "console=$consoledev,$baudrate $othbootargs;" \
380 "tftp $loadaddr $bootfile;" \
381 "tftp $fdtaddr $fdtfile;" \
382 "bootm $loadaddr - $fdtaddr"
wdenk0ac6f8b2004-07-09 23:27:13 +0000383
384#define CONFIG_RAMBOOTCOMMAND \
Andy Fleming6b44a442008-07-14 20:04:40 -0500385 "setenv bootargs root=/dev/ram rw " \
386 "console=$consoledev,$baudrate $othbootargs;" \
387 "tftp $ramdiskaddr $ramdiskfile;" \
388 "tftp $loadaddr $bootfile;" \
389 "tftp $fdtaddr $fdtfile;" \
390 "bootm $loadaddr $ramdiskaddr $fdtaddr"
wdenk0ac6f8b2004-07-09 23:27:13 +0000391
392#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
wdenk42d1f032003-10-15 23:53:47 +0000393
394#endif /* __CONFIG_H */