blob: 29827f1ee84175a58ff0c3eaf6af54172a4b36bf [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Marek Vasut2e499842010-05-11 04:31:44 +02002/*
3 * Toradex Colibri PXA270 configuration file
4 *
5 * Copyright (C) 2010 Marek Vasut <marek.vasut@gmail.com>
Marcel Ziswilerb891d012016-11-16 17:49:23 +01006 * Copyright (C) 2015-2016 Marcel Ziswiler <marcel@ziswiler.com>
Marek Vasut2e499842010-05-11 04:31:44 +02007 */
8
Marcel Ziswiler7c49b522015-03-01 00:53:15 +01009#ifndef __CONFIG_H
10#define __CONFIG_H
Marek Vasut2e499842010-05-11 04:31:44 +020011
12/*
13 * High Level Board Configuration Options
14 */
Marek Vasutabc20ab2011-11-26 07:20:07 +010015#define CONFIG_CPU_PXA27X 1 /* Marvell PXA270 CPU */
Marcel Ziswiler7c49b522015-03-01 00:53:15 +010016/* Avoid overwriting factory configuration block */
17#define CONFIG_BOARD_SIZE_LIMIT 0x40000
Marek Vasut2e499842010-05-11 04:31:44 +020018
Marek Vasut2e499842010-05-11 04:31:44 +020019/*
20 * Environment settings
21 */
Marek Vasutf9f54862011-11-26 07:15:36 +010022#define CONFIG_ENV_OVERWRITE
23#define CONFIG_SYS_MALLOC_LEN (128 * 1024)
Marek Vasut2e499842010-05-11 04:31:44 +020024#define CONFIG_BOOTCOMMAND \
Marcel Ziswiler99d672f2015-03-01 00:53:16 +010025 "if fatload mmc 0 0xa0000000 uImage; then " \
Marek Vasut2e499842010-05-11 04:31:44 +020026 "bootm 0xa0000000; " \
27 "fi; " \
28 "if usb reset && fatload usb 0 0xa0000000 uImage; then " \
29 "bootm 0xa0000000; " \
30 "fi; " \
Marcel Ziswiler99d672f2015-03-01 00:53:16 +010031 "bootm 0xc0000;"
Marek Vasut2e499842010-05-11 04:31:44 +020032#define CONFIG_TIMESTAMP
Marek Vasut2e499842010-05-11 04:31:44 +020033#define CONFIG_CMDLINE_TAG
34#define CONFIG_SETUP_MEMORY_TAGS
Marek Vasut2e499842010-05-11 04:31:44 +020035
36/*
37 * Serial Console Configuration
38 */
Marek Vasut2e499842010-05-11 04:31:44 +020039
40/*
41 * Bootloader Components Configuration
42 */
Marek Vasut2e499842010-05-11 04:31:44 +020043
Marcel Ziswiler3664fa12015-08-16 04:16:36 +020044/* I2C support */
45#ifdef CONFIG_SYS_I2C
Marcel Ziswiler3664fa12015-08-16 04:16:36 +020046#define CONFIG_SYS_I2C_PXA
47#define CONFIG_PXA_STD_I2C
48#define CONFIG_PXA_PWR_I2C
49#define CONFIG_SYS_I2C_SPEED 100000
50#endif
51
Marcel Ziswiler4f9bbd92015-08-16 04:16:35 +020052/* LCD support */
53#ifdef CONFIG_LCD
54#define CONFIG_PXA_LCD
55#define CONFIG_PXA_VGA
Marcel Ziswiler4f9bbd92015-08-16 04:16:35 +020056#define CONFIG_LCD_LOGO
57#endif
58
Marek Vasut2e499842010-05-11 04:31:44 +020059/*
60 * Networking Configuration
Marek Vasut2e499842010-05-11 04:31:44 +020061 */
62#ifdef CONFIG_CMD_NET
Marek Vasut2e499842010-05-11 04:31:44 +020063
Marek Vasut2e499842010-05-11 04:31:44 +020064#define CONFIG_DRIVER_DM9000 1
65#define CONFIG_DM9000_BASE 0x08000000
66#define DM9000_IO (CONFIG_DM9000_BASE)
67#define DM9000_DATA (CONFIG_DM9000_BASE + 4)
68#define CONFIG_NET_RETRY_COUNT 10
69
70#define CONFIG_BOOTP_BOOTFILESIZE
Marek Vasut2e499842010-05-11 04:31:44 +020071#endif
72
Marek Vasut2e499842010-05-11 04:31:44 +020073#define CONFIG_SYS_DEVICE_NULLDEV 1
Marek Vasutf9f54862011-11-26 07:15:36 +010074
Marek Vasut2e499842010-05-11 04:31:44 +020075/*
76 * Clock Configuration
77 */
Marek Vasutf9f54862011-11-26 07:15:36 +010078#define CONFIG_SYS_CPUSPEED 0x290 /* 520MHz */
Marek Vasut2e499842010-05-11 04:31:44 +020079
80/*
Marek Vasut2e499842010-05-11 04:31:44 +020081 * DRAM Map
82 */
Marek Vasut2e499842010-05-11 04:31:44 +020083#define PHYS_SDRAM_1 0xa0000000 /* SDRAM Bank #1 */
84#define PHYS_SDRAM_1_SIZE 0x04000000 /* 64 MB */
85
86#define CONFIG_SYS_DRAM_BASE 0xa0000000 /* CS0 */
87#define CONFIG_SYS_DRAM_SIZE 0x04000000 /* 64 MB DRAM */
88
Marek Vasutf9f54862011-11-26 07:15:36 +010089#define CONFIG_SYS_LOAD_ADDR PHYS_SDRAM_1
Marek Vasut6ef6eb92010-09-23 09:46:57 +020090#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
Marek Vasutf9f54862011-11-26 07:15:36 +010091#define CONFIG_SYS_INIT_SP_ADDR 0x5c010000
Marek Vasut6ef6eb92010-09-23 09:46:57 +020092
Marek Vasut2e499842010-05-11 04:31:44 +020093/*
94 * NOR FLASH
95 */
96#ifdef CONFIG_CMD_FLASH
97#define PHYS_FLASH_1 0x00000000 /* Flash Bank #1 */
Marcel Ziswilerd8178892015-08-16 04:16:34 +020098#define PHYS_FLASH_SIZE 0x02000000 /* 32 MB */
Marek Vasut2e499842010-05-11 04:31:44 +020099#define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1
100
Marcel Ziswilerd8178892015-08-16 04:16:34 +0200101#define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_32BIT
Marek Vasut2e499842010-05-11 04:31:44 +0200102
103#define CONFIG_SYS_MAX_FLASH_SECT (4 + 255)
104#define CONFIG_SYS_MAX_FLASH_BANKS 1
105
Marek Vasutf9f54862011-11-26 07:15:36 +0100106#define CONFIG_SYS_FLASH_ERASE_TOUT (25 * CONFIG_SYS_HZ)
107#define CONFIG_SYS_FLASH_WRITE_TOUT (25 * CONFIG_SYS_HZ)
Marcel Ziswilerd8178892015-08-16 04:16:34 +0200108#define CONFIG_SYS_FLASH_LOCK_TOUT (25 * CONFIG_SYS_HZ)
109#define CONFIG_SYS_FLASH_UNLOCK_TOUT (25 * CONFIG_SYS_HZ)
Marek Vasut2e499842010-05-11 04:31:44 +0200110#endif
111
Marek Vasutf9f54862011-11-26 07:15:36 +0100112#define CONFIG_SYS_MONITOR_BASE 0x0
Marcel Ziswiler7c49b522015-03-01 00:53:15 +0100113#define CONFIG_SYS_MONITOR_LEN 0x40000
Marek Vasut2e499842010-05-11 04:31:44 +0200114
Marcel Ziswiler7c49b522015-03-01 00:53:15 +0100115/* Skip factory configuration block */
Marek Vasut2e499842010-05-11 04:31:44 +0200116
117/*
118 * GPIO settings
119 */
120#define CONFIG_SYS_GPSR0_VAL 0x00000000
121#define CONFIG_SYS_GPSR1_VAL 0x00020000
Marcel Ziswiler44ba7a32015-03-01 00:53:19 +0100122#define CONFIG_SYS_GPSR2_VAL 0x0002c000
Marek Vasut2e499842010-05-11 04:31:44 +0200123#define CONFIG_SYS_GPSR3_VAL 0x00000000
124
125#define CONFIG_SYS_GPCR0_VAL 0x00000000
126#define CONFIG_SYS_GPCR1_VAL 0x00000000
127#define CONFIG_SYS_GPCR2_VAL 0x00000000
128#define CONFIG_SYS_GPCR3_VAL 0x00000000
129
Marcel Ziswiler44ba7a32015-03-01 00:53:19 +0100130#define CONFIG_SYS_GPDR0_VAL 0xc8008000
131#define CONFIG_SYS_GPDR1_VAL 0xfc02a981
132#define CONFIG_SYS_GPDR2_VAL 0x92c3ffff
133#define CONFIG_SYS_GPDR3_VAL 0x0061e804
Marek Vasut2e499842010-05-11 04:31:44 +0200134
Marcel Ziswiler44ba7a32015-03-01 00:53:19 +0100135#define CONFIG_SYS_GAFR0_L_VAL 0x80100000
136#define CONFIG_SYS_GAFR0_U_VAL 0xa5c00010
137#define CONFIG_SYS_GAFR1_L_VAL 0x6992901a
138#define CONFIG_SYS_GAFR1_U_VAL 0xaaa50008
139#define CONFIG_SYS_GAFR2_L_VAL 0xaaaaaaaa
140#define CONFIG_SYS_GAFR2_U_VAL 0x4109a002
141#define CONFIG_SYS_GAFR3_L_VAL 0x54000310
142#define CONFIG_SYS_GAFR3_U_VAL 0x00005401
Marek Vasut2e499842010-05-11 04:31:44 +0200143
144#define CONFIG_SYS_PSSR_VAL 0x30
145
146/*
147 * Clock settings
148 */
149#define CONFIG_SYS_CKEN 0x00500240
150#define CONFIG_SYS_CCCR 0x02000290
151
152/*
153 * Memory settings
154 */
Marcel Ziswiler44ba7a32015-03-01 00:53:19 +0100155#define CONFIG_SYS_MSC0_VAL 0x9ee1c5f2
156#define CONFIG_SYS_MSC1_VAL 0x9ee1f994
157#define CONFIG_SYS_MSC2_VAL 0x9ee19ee1
158#define CONFIG_SYS_MDCNFG_VAL 0x090009c9
159#define CONFIG_SYS_MDREFR_VAL 0x2003a031
160#define CONFIG_SYS_MDMRS_VAL 0x00220022
161#define CONFIG_SYS_FLYCNFG_VAL 0x00010001
Marek Vasut2e499842010-05-11 04:31:44 +0200162#define CONFIG_SYS_SXCNFG_VAL 0x40044004
163
164/*
165 * PCMCIA and CF Interfaces
166 */
Marcel Ziswiler44ba7a32015-03-01 00:53:19 +0100167#define CONFIG_SYS_MECR_VAL 0x00000000
168#define CONFIG_SYS_MCMEM0_VAL 0x00028307
Marek Vasut2e499842010-05-11 04:31:44 +0200169#define CONFIG_SYS_MCMEM1_VAL 0x00014307
Marcel Ziswiler44ba7a32015-03-01 00:53:19 +0100170#define CONFIG_SYS_MCATT0_VAL 0x00038787
Marek Vasut2e499842010-05-11 04:31:44 +0200171#define CONFIG_SYS_MCATT1_VAL 0x0001c787
Marcel Ziswiler44ba7a32015-03-01 00:53:19 +0100172#define CONFIG_SYS_MCIO0_VAL 0x0002830f
Marek Vasut2e499842010-05-11 04:31:44 +0200173#define CONFIG_SYS_MCIO1_VAL 0x0001430f
174
Marek Vasut67a1f002011-11-26 11:27:50 +0100175#include "pxa-common.h"
Marek Vasut2e499842010-05-11 04:31:44 +0200176
Marcel Ziswiler7c49b522015-03-01 00:53:15 +0100177#endif /* __CONFIG_H */