blob: a9a4d92c3e719b0a1f215393ac7fc22de6cae8cf [file] [log] [blame]
Mike Frysinger400f5772008-10-14 07:54:09 -04001/*
2 * Driver for Blackfin On-Chip SPI device
3 *
Mike Frysinger6f070e12010-05-05 00:56:30 -04004 * Copyright (c) 2005-2010 Analog Devices Inc.
Mike Frysinger400f5772008-10-14 07:54:09 -04005 *
6 * Licensed under the GPL-2 or later.
7 */
8
9/*#define DEBUG*/
10
11#include <common.h>
12#include <malloc.h>
13#include <spi.h>
14
15#include <asm/blackfin.h>
Mike Frysinger37a4b752010-06-02 06:13:50 -040016#include <asm/gpio.h>
Mike Frysingerf3732ed2010-06-02 06:12:47 -040017#include <asm/portmux.h>
Mike Frysinger400f5772008-10-14 07:54:09 -040018#include <asm/mach-common/bits/spi.h>
19
20struct bfin_spi_slave {
21 struct spi_slave slave;
22 void *mmr_base;
23 u16 ctl, baud, flg;
24};
25
26#define MAKE_SPI_FUNC(mmr, off) \
27static inline void write_##mmr(struct bfin_spi_slave *bss, u16 val) { bfin_write16(bss->mmr_base + off, val); } \
28static inline u16 read_##mmr(struct bfin_spi_slave *bss) { return bfin_read16(bss->mmr_base + off); }
29MAKE_SPI_FUNC(SPI_CTL, 0x00)
30MAKE_SPI_FUNC(SPI_FLG, 0x04)
31MAKE_SPI_FUNC(SPI_STAT, 0x08)
32MAKE_SPI_FUNC(SPI_TDBR, 0x0c)
33MAKE_SPI_FUNC(SPI_RDBR, 0x10)
34MAKE_SPI_FUNC(SPI_BAUD, 0x14)
35
36#define to_bfin_spi_slave(s) container_of(s, struct bfin_spi_slave, slave)
37
Mike Frysinger37a4b752010-06-02 06:13:50 -040038#define gpio_cs(cs) ((cs) - MAX_CTRL_CS)
39#ifdef CONFIG_BFIN_SPI_GPIO_CS
40# define is_gpio_cs(cs) ((cs) > MAX_CTRL_CS)
41#else
42# define is_gpio_cs(cs) 0
43#endif
44
Mike Frysinger400f5772008-10-14 07:54:09 -040045int spi_cs_is_valid(unsigned int bus, unsigned int cs)
46{
Mike Frysinger37a4b752010-06-02 06:13:50 -040047 if (is_gpio_cs(cs))
48 return gpio_is_valid(gpio_cs(cs));
49 else
50 return (cs >= 1 && cs <= MAX_CTRL_CS);
Mike Frysinger400f5772008-10-14 07:54:09 -040051}
52
Mike Frysinger400f5772008-10-14 07:54:09 -040053void spi_cs_activate(struct spi_slave *slave)
54{
55 struct bfin_spi_slave *bss = to_bfin_spi_slave(slave);
Mike Frysinger37a4b752010-06-02 06:13:50 -040056
57 if (is_gpio_cs(slave->cs)) {
58 unsigned int cs = gpio_cs(slave->cs);
59 gpio_set_value(cs, bss->flg);
60 debug("%s: SPI_CS_GPIO:%x\n", __func__, gpio_get_value(cs));
61 } else {
62 write_SPI_FLG(bss,
63 (read_SPI_FLG(bss) &
64 ~((!bss->flg << 8) << slave->cs)) |
65 (1 << slave->cs));
66 debug("%s: SPI_FLG:%x\n", __func__, read_SPI_FLG(bss));
67 }
68
Todor I Mollovd04371a2009-04-04 06:53:06 -040069 SSYNC();
Mike Frysinger400f5772008-10-14 07:54:09 -040070}
71
Mike Frysinger400f5772008-10-14 07:54:09 -040072void spi_cs_deactivate(struct spi_slave *slave)
73{
74 struct bfin_spi_slave *bss = to_bfin_spi_slave(slave);
Todor I Mollovd04371a2009-04-04 06:53:06 -040075
Mike Frysinger37a4b752010-06-02 06:13:50 -040076 if (is_gpio_cs(slave->cs)) {
77 unsigned int cs = gpio_cs(slave->cs);
78 gpio_set_value(cs, !bss->flg);
79 debug("%s: SPI_CS_GPIO:%x\n", __func__, gpio_get_value(cs));
80 } else {
81 u16 flg;
Todor I Mollovd04371a2009-04-04 06:53:06 -040082
Mike Frysinger37a4b752010-06-02 06:13:50 -040083 /* make sure we force the cs to deassert rather than let the
84 * pin float back up. otherwise, exact timings may not be
85 * met some of the time leading to random behavior (ugh).
86 */
87 flg = read_SPI_FLG(bss) | ((!bss->flg << 8) << slave->cs);
88 write_SPI_FLG(bss, flg);
89 SSYNC();
90 debug("%s: SPI_FLG:%x\n", __func__, read_SPI_FLG(bss));
91
92 flg &= ~(1 << slave->cs);
93 write_SPI_FLG(bss, flg);
94 debug("%s: SPI_FLG:%x\n", __func__, read_SPI_FLG(bss));
95 }
96
Todor I Mollovd04371a2009-04-04 06:53:06 -040097 SSYNC();
Mike Frysinger400f5772008-10-14 07:54:09 -040098}
99
100void spi_init()
101{
102}
103
Mike Frysingerf3732ed2010-06-02 06:12:47 -0400104#ifdef SPI_CTL
105# define SPI0_CTL SPI_CTL
106#endif
107
108#define SPI_PINS(n) \
109 [n] = { 0, P_SPI##n##_SCK, P_SPI##n##_MISO, P_SPI##n##_MOSI, 0 }
110static unsigned short pins[][5] = {
111#ifdef SPI0_CTL
112 SPI_PINS(0),
113#endif
114#ifdef SPI1_CTL
115 SPI_PINS(1),
116#endif
117#ifdef SPI2_CTL
118 SPI_PINS(2),
119#endif
120};
121
122#define SPI_CS_PINS(n) \
123 [n] = { \
124 P_SPI##n##_SSEL1, P_SPI##n##_SSEL2, P_SPI##n##_SSEL3, \
125 P_SPI##n##_SSEL4, P_SPI##n##_SSEL5, P_SPI##n##_SSEL6, \
126 P_SPI##n##_SSEL7, \
127 }
128static const unsigned short cs_pins[][7] = {
129#ifdef SPI0_CTL
130 SPI_CS_PINS(0),
131#endif
132#ifdef SPI1_CTL
133 SPI_CS_PINS(1),
134#endif
135#ifdef SPI2_CTL
136 SPI_CS_PINS(2),
137#endif
138};
139
Thomas Chou6c3eb432010-12-24 15:16:08 +0800140void spi_set_speed(struct spi_slave *slave, uint hz)
141{
142 struct bfin_spi_slave *bss = to_bfin_spi_slave(slave);
143 ulong sclk;
144 u32 baud;
145
146 sclk = get_sclk();
147 baud = sclk / (2 * hz);
148 /* baud should be rounded up */
149 if (sclk % (2 * hz))
150 baud += 1;
151 if (baud < 2)
152 baud = 2;
153 else if (baud > (u16)-1)
154 baud = -1;
155 bss->baud = baud;
156}
157
Mike Frysinger400f5772008-10-14 07:54:09 -0400158struct spi_slave *spi_setup_slave(unsigned int bus, unsigned int cs,
159 unsigned int max_hz, unsigned int mode)
160{
161 struct bfin_spi_slave *bss;
162 u32 mmr_base;
Mike Frysinger400f5772008-10-14 07:54:09 -0400163
164 if (!spi_cs_is_valid(bus, cs))
165 return NULL;
166
Mike Frysingerf3732ed2010-06-02 06:12:47 -0400167 if (bus >= ARRAY_SIZE(pins) || pins[bus] == NULL) {
168 debug("%s: invalid bus %u\n", __func__, bus);
169 return NULL;
170 }
Mike Frysinger400f5772008-10-14 07:54:09 -0400171 switch (bus) {
Mike Frysingerf3732ed2010-06-02 06:12:47 -0400172#ifdef SPI0_CTL
Mike Frysinger400f5772008-10-14 07:54:09 -0400173 case 0: mmr_base = SPI0_CTL; break;
Mike Frysingerf3732ed2010-06-02 06:12:47 -0400174#endif
Mike Frysinger400f5772008-10-14 07:54:09 -0400175#ifdef SPI1_CTL
176 case 1: mmr_base = SPI1_CTL; break;
177#endif
178#ifdef SPI2_CTL
179 case 2: mmr_base = SPI2_CTL; break;
180#endif
181 default: return NULL;
182 }
183
Simon Glassd3504fe2013-03-18 19:23:40 +0000184 bss = spi_alloc_slave(struct bfin_spi_slave, bus, cs);
Mike Frysinger400f5772008-10-14 07:54:09 -0400185 if (!bss)
186 return NULL;
187
Mike Frysinger400f5772008-10-14 07:54:09 -0400188 bss->mmr_base = (void *)mmr_base;
189 bss->ctl = SPE | MSTR | TDBR_CORE;
190 if (mode & SPI_CPHA) bss->ctl |= CPHA;
191 if (mode & SPI_CPOL) bss->ctl |= CPOL;
192 if (mode & SPI_LSB_FIRST) bss->ctl |= LSBF;
Mike Frysinger400f5772008-10-14 07:54:09 -0400193 bss->flg = mode & SPI_CS_HIGH ? 1 : 0;
Thomas Chou6c3eb432010-12-24 15:16:08 +0800194 spi_set_speed(&bss->slave, max_hz);
Mike Frysinger400f5772008-10-14 07:54:09 -0400195
196 debug("%s: bus:%i cs:%i mmr:%x ctl:%x baud:%i flg:%i\n", __func__,
Mike Frysingere2f01452011-10-03 20:51:13 -0400197 bus, cs, mmr_base, bss->ctl, bss->baud, bss->flg);
Mike Frysinger400f5772008-10-14 07:54:09 -0400198
199 return &bss->slave;
200}
201
202void spi_free_slave(struct spi_slave *slave)
203{
204 struct bfin_spi_slave *bss = to_bfin_spi_slave(slave);
205 free(bss);
206}
207
Mike Frysinger400f5772008-10-14 07:54:09 -0400208int spi_claim_bus(struct spi_slave *slave)
209{
210 struct bfin_spi_slave *bss = to_bfin_spi_slave(slave);
211
212 debug("%s: bus:%i cs:%i\n", __func__, slave->bus, slave->cs);
213
Mike Frysinger37a4b752010-06-02 06:13:50 -0400214 if (is_gpio_cs(slave->cs)) {
215 unsigned int cs = gpio_cs(slave->cs);
216 gpio_request(cs, "bfin-spi");
217 gpio_direction_output(cs, !bss->flg);
218 pins[slave->bus][0] = P_DONTCARE;
219 } else
220 pins[slave->bus][0] = cs_pins[slave->bus][slave->cs - 1];
Mike Frysingerf3732ed2010-06-02 06:12:47 -0400221 peripheral_request_list(pins[slave->bus], "bfin-spi");
222
Mike Frysinger400f5772008-10-14 07:54:09 -0400223 write_SPI_CTL(bss, bss->ctl);
224 write_SPI_BAUD(bss, bss->baud);
225 SSYNC();
226
227 return 0;
228}
229
230void spi_release_bus(struct spi_slave *slave)
231{
232 struct bfin_spi_slave *bss = to_bfin_spi_slave(slave);
Mike Frysingerf3732ed2010-06-02 06:12:47 -0400233
Mike Frysinger400f5772008-10-14 07:54:09 -0400234 debug("%s: bus:%i cs:%i\n", __func__, slave->bus, slave->cs);
Mike Frysingerf3732ed2010-06-02 06:12:47 -0400235
236 peripheral_free_list(pins[slave->bus]);
Mike Frysinger37a4b752010-06-02 06:13:50 -0400237 if (is_gpio_cs(slave->cs))
238 gpio_free(gpio_cs(slave->cs));
Mike Frysingerf3732ed2010-06-02 06:12:47 -0400239
Mike Frysinger400f5772008-10-14 07:54:09 -0400240 write_SPI_CTL(bss, 0);
241 SSYNC();
242}
243
Cliff Cai17ebd5b2009-11-17 09:36:21 +0000244#ifndef CONFIG_BFIN_SPI_IDLE_VAL
245# define CONFIG_BFIN_SPI_IDLE_VAL 0xff
246#endif
247
Mike Frysinger6f070e12010-05-05 00:56:30 -0400248static int spi_pio_xfer(struct bfin_spi_slave *bss, const u8 *tx, u8 *rx,
249 uint bytes)
250{
Scott Jiangd4d4f902011-12-07 14:53:30 -0500251 /* discard invalid data and clear RXS */
252 read_SPI_RDBR(bss);
Mike Frysinger6f070e12010-05-05 00:56:30 -0400253 /* todo: take advantage of hardware fifos */
254 while (bytes--) {
255 u8 value = (tx ? *tx++ : CONFIG_BFIN_SPI_IDLE_VAL);
256 debug("%s: tx:%x ", __func__, value);
257 write_SPI_TDBR(bss, value);
258 SSYNC();
259 while ((read_SPI_STAT(bss) & TXS))
260 if (ctrlc())
261 return -1;
262 while (!(read_SPI_STAT(bss) & SPIF))
263 if (ctrlc())
264 return -1;
265 while (!(read_SPI_STAT(bss) & RXS))
266 if (ctrlc())
267 return -1;
268 value = read_SPI_RDBR(bss);
269 if (rx)
270 *rx++ = value;
271 debug("rx:%x\n", value);
272 }
273
274 return 0;
275}
276
Mike Frysinger400f5772008-10-14 07:54:09 -0400277int spi_xfer(struct spi_slave *slave, unsigned int bitlen, const void *dout,
278 void *din, unsigned long flags)
279{
280 struct bfin_spi_slave *bss = to_bfin_spi_slave(slave);
281 const u8 *tx = dout;
282 u8 *rx = din;
283 uint bytes = bitlen / 8;
284 int ret = 0;
285
286 debug("%s: bus:%i cs:%i bitlen:%i bytes:%i flags:%lx\n", __func__,
287 slave->bus, slave->cs, bitlen, bytes, flags);
288
289 if (bitlen == 0)
290 goto done;
291
292 /* we can only do 8 bit transfers */
293 if (bitlen % 8) {
294 flags |= SPI_XFER_END;
295 goto done;
296 }
297
298 if (flags & SPI_XFER_BEGIN)
299 spi_cs_activate(slave);
300
Scott Jiange76276d2011-12-07 14:19:55 -0500301 ret = spi_pio_xfer(bss, tx, rx, bytes);
Mike Frysinger400f5772008-10-14 07:54:09 -0400302
303 done:
304 if (flags & SPI_XFER_END)
305 spi_cs_deactivate(slave);
306
307 return ret;
308}