blob: f7d6fe0073b27592b3a0243bcfc381d01e2fb22d [file] [log] [blame]
Michal Simekf190eaf2018-03-28 15:55:27 +02001// SPDX-License-Identifier: GPL-2.0+
2/*
3 * dts file for Xilinx ZynqMP ZCU111
4 *
5 * (C) Copyright 2017 - 2018, Xilinx, Inc.
6 *
7 * Michal Simek <michal.simek@xilinx.com>
8 */
9
10/dts-v1/;
11
12#include "zynqmp.dtsi"
13#include "zynqmp-clk-ccf.dtsi"
14#include <dt-bindings/input/input.h>
15#include <dt-bindings/gpio/gpio.h>
16#include <dt-bindings/phy/phy.h>
17
18/ {
19 model = "ZynqMP ZCU111 RevA";
20 compatible = "xlnx,zynqmp-zcu111-revA", "xlnx,zynqmp-zcu111", "xlnx,zynqmp";
21
22 aliases {
23 ethernet0 = &gem3;
24 gpio0 = &gpio;
25 i2c0 = &i2c0;
26 i2c1 = &i2c1;
27 mmc0 = &sdhci1;
28 rtc0 = &rtc;
29 serial0 = &uart0;
30 serial1 = &dcc;
31 spi0 = &qspi;
32 usb0 = &usb0;
33 };
34
35 chosen {
36 bootargs = "earlycon";
37 stdout-path = "serial0:115200n8";
Michal Simek8bdad432019-01-18 09:10:39 +010038 xlnx,eeprom = &eeprom;
Michal Simekf190eaf2018-03-28 15:55:27 +020039 };
40
41 memory@0 {
42 device_type = "memory";
43 reg = <0x0 0x0 0x0 0x80000000>, <0x8 0x00000000 0x0 0x80000000>;
44 /* Another 4GB connected to PL */
45 };
46
47 gpio-keys {
48 compatible = "gpio-keys";
Michal Simekf190eaf2018-03-28 15:55:27 +020049 autorepeat;
50 sw19 {
51 label = "sw19";
52 gpios = <&gpio 22 GPIO_ACTIVE_HIGH>;
53 linux,code = <KEY_DOWN>;
54 gpio-key,wakeup;
55 autorepeat;
56 };
57 };
58
59 leds {
60 compatible = "gpio-leds";
61 heartbeat_led {
62 label = "heartbeat";
63 gpios = <&gpio 23 GPIO_ACTIVE_HIGH>;
64 linux,default-trigger = "heartbeat";
65 };
66 };
67};
68
69&dcc {
70 status = "okay";
71};
72
73&fpd_dma_chan1 {
74 status = "okay";
75};
76
77&fpd_dma_chan2 {
78 status = "okay";
79};
80
81&fpd_dma_chan3 {
82 status = "okay";
83};
84
85&fpd_dma_chan4 {
86 status = "okay";
87};
88
89&fpd_dma_chan5 {
90 status = "okay";
91};
92
93&fpd_dma_chan6 {
94 status = "okay";
95};
96
97&fpd_dma_chan7 {
98 status = "okay";
99};
100
101&fpd_dma_chan8 {
102 status = "okay";
103};
104
105&gem3 {
106 status = "okay";
107 phy-handle = <&phy0>;
108 phy-mode = "rgmii-id";
109 phy0: phy@c {
110 reg = <0xc>;
111 ti,rx-internal-delay = <0x8>;
112 ti,tx-internal-delay = <0xa>;
113 ti,fifo-depth = <0x1>;
114 };
115};
116
117&gpio {
118 status = "okay";
119};
120
121&gpu {
122 status = "okay";
123};
124
125&i2c0 {
126 status = "okay";
127 clock-frequency = <400000>;
128
129 tca6416_u22: gpio@20 {
130 compatible = "ti,tca6416";
131 reg = <0x20>;
132 gpio-controller; /* interrupt not connected */
133 #gpio-cells = <2>;
134 /*
135 * IRQ not connected
136 * Lines:
137 * 0 - MAX6643_OT_B
138 * 1 - MAX6643_FANFAIL_B
139 * 2 - MIO26_PMU_INPUT_LS
140 * 4 - SFP_SI5382_INT_ALM
141 * 5 - IIC_MUX_RESET_B
142 * 6 - GEM3_EXP_RESET_B
143 * 10 - FMCP_HSPC_PRSNT_M2C_B
144 * 11 - CLK_SPI_MUX_SEL0
145 * 12 - CLK_SPI_MUX_SEL1
146 * 16 - IRPS5401_ALERT_B
147 * 17 - INA226_PMBUS_ALERT
148 * 3, 7, 13-15 - not connected
149 */
150 };
151
152 i2c-mux@75 { /* u23 */
153 compatible = "nxp,pca9544";
154 #address-cells = <1>;
155 #size-cells = <0>;
156 reg = <0x75>;
157 i2c@0 {
158 #address-cells = <1>;
159 #size-cells = <0>;
160 reg = <0>;
161 /* PS_PMBUS */
162 /* PMBUS_ALERT done via pca9544 */
163 ina226@40 { /* u67 */
164 compatible = "ti,ina226";
165 reg = <0x40>;
166 shunt-resistor = <2000>;
167 };
168 ina226@41 { /* u59 */
169 compatible = "ti,ina226";
170 reg = <0x41>;
171 shunt-resistor = <5000>;
172 };
173 ina226@42 { /* u61 */
174 compatible = "ti,ina226";
175 reg = <0x42>;
176 shunt-resistor = <5000>;
177 };
178 ina226@43 { /* u60 */
179 compatible = "ti,ina226";
180 reg = <0x43>;
181 shunt-resistor = <5000>;
182 };
183 ina226@45 { /* u64 */
184 compatible = "ti,ina226";
185 reg = <0x45>;
186 shunt-resistor = <5000>;
187 };
188 ina226@46 { /* u69 */
189 compatible = "ti,ina226";
190 reg = <0x46>;
191 shunt-resistor = <2000>;
192 };
193 ina226@47 { /* u66 */
194 compatible = "ti,ina226";
195 reg = <0x47>;
196 shunt-resistor = <5000>;
197 };
198 ina226@48 { /* u65 */
199 compatible = "ti,ina226";
200 reg = <0x48>;
201 shunt-resistor = <5000>;
202 };
203 ina226@49 { /* u63 */
204 compatible = "ti,ina226";
205 reg = <0x49>;
206 shunt-resistor = <5000>;
207 };
208 ina226@4a { /* u3 */
209 compatible = "ti,ina226";
210 reg = <0x4a>;
211 shunt-resistor = <5000>;
212 };
213 ina226@4b { /* u71 */
214 compatible = "ti,ina226";
215 reg = <0x4b>;
216 shunt-resistor = <5000>;
217 };
218 ina226@4c { /* u77 */
219 compatible = "ti,ina226";
220 reg = <0x4c>;
221 shunt-resistor = <5000>;
222 };
223 ina226@4d { /* u73 */
224 compatible = "ti,ina226";
225 reg = <0x4d>;
226 shunt-resistor = <5000>;
227 };
228 ina226@4e { /* u79 */
229 compatible = "ti,ina226";
230 reg = <0x4e>;
231 shunt-resistor = <5000>;
232 };
233 };
234 i2c@1 {
235 #address-cells = <1>;
236 #size-cells = <0>;
237 reg = <1>;
238 /* NC */
239 };
240 i2c@2 {
241 #address-cells = <1>;
242 #size-cells = <0>;
243 reg = <2>;
244 irps5401_43: irps54012@43 { /* IRPS5401 - u53 check these */
245 #clock-cells = <0>;
246 compatible = "infineon,irps5401";
247 reg = <0x43>;
248 };
249 irps5401_44: irps54012@44 { /* IRPS5401 - u55 */
250 #clock-cells = <0>;
251 compatible = "infineon,irps5401";
252 reg = <0x44>;
253 };
254 irps5401_45: irps54012@45 { /* IRPS5401 - u57 */
255 #clock-cells = <0>;
256 compatible = "infineon,irps5401";
257 reg = <0x45>;
258 };
259 /* u68 IR38064 +0 */
260 /* u70 IR38060 +1 */
261 /* u74 IR38060 +2 */
262 /* u75 IR38060 +6 */
263 /* J19 header too */
264
265 };
266 i2c@3 {
267 #address-cells = <1>;
268 #size-cells = <0>;
269 reg = <3>;
270 /* SYSMON */
271 };
272 };
273};
274
275&i2c1 {
276 status = "okay";
277 clock-frequency = <400000>;
278
279 i2c-mux@74 { /* u26 */
280 compatible = "nxp,pca9548";
281 #address-cells = <1>;
282 #size-cells = <0>;
283 reg = <0x74>;
284 i2c@0 {
285 #address-cells = <1>;
286 #size-cells = <0>;
287 reg = <0>;
288 /*
289 * IIC_EEPROM 1kB memory which uses 256B blocks
290 * where every block has different address.
291 * 0 - 256B address 0x54
292 * 256B - 512B address 0x55
293 * 512B - 768B address 0x56
294 * 768B - 1024B address 0x57
295 */
296 eeprom: eeprom@54 { /* u88 */
297 compatible = "atmel,24c08";
298 reg = <0x54>;
299 };
300 };
301 i2c@1 {
302 #address-cells = <1>;
303 #size-cells = <0>;
304 reg = <1>;
305 si5341: clock-generator@36 { /* SI5341 - u46 */
306 compatible = "si5341";
307 reg = <0x36>;
308 };
309
310 };
311 i2c@2 {
312 #address-cells = <1>;
313 #size-cells = <0>;
314 reg = <2>;
315 si570_1: clock-generator@5d { /* USER SI570 - u47 */
316 #clock-cells = <0>;
317 compatible = "silabs,si570";
318 reg = <0x5d>;
319 temperature-stability = <50>;
320 factory-fout = <300000000>;
321 clock-frequency = <300000000>;
Michal Simek6bd13ee2018-07-18 12:10:02 +0200322 clock-output-names = "si570_user";
Michal Simekf190eaf2018-03-28 15:55:27 +0200323 };
324 };
325 i2c@3 {
326 #address-cells = <1>;
327 #size-cells = <0>;
328 reg = <3>;
329 si570_2: clock-generator@5d { /* USER MGT SI570 - u49 */
330 #clock-cells = <0>;
331 compatible = "silabs,si570";
332 reg = <0x5d>;
333 temperature-stability = <50>;
334 factory-fout = <156250000>;
335 clock-frequency = <148500000>;
Michal Simek6bd13ee2018-07-18 12:10:02 +0200336 clock-output-names = "si570_mgt";
Michal Simekf190eaf2018-03-28 15:55:27 +0200337 };
338 };
339 i2c@4 {
340 #address-cells = <1>;
341 #size-cells = <0>;
342 reg = <4>;
343 si5328: clock-generator@69 { /* SI5328 - u48 */
344 compatible = "silabs,si5328";
345 reg = <0x69>;
346 };
347 };
348 i2c@5 {
349 #address-cells = <1>;
350 #size-cells = <0>;
351 reg = <5>;
352 sc18is603@2f { /* sc18is602 - u93 */
353 compatible = "nxp,sc18is603";
354 reg = <0x2f>;
355 /* 4 gpios for CS not handled by driver */
356 /*
357 * USB2ANY cable or
358 * LMK04208 - u90 or
359 * LMX2594 - u102 or
360 * LMX2594 - u103 or
361 * LMX2594 - u104
362 */
363 };
364 };
365 i2c@6 {
366 #address-cells = <1>;
367 #size-cells = <0>;
368 reg = <6>;
369 /* FMC connector */
370 };
371 /* 7 NC */
372 };
373
374 i2c-mux@75 {
375 compatible = "nxp,pca9548"; /* u27 */
376 #address-cells = <1>;
377 #size-cells = <0>;
378 reg = <0x75>;
379
380 i2c@0 {
381 #address-cells = <1>;
382 #size-cells = <0>;
383 reg = <0>;
384 /* FMCP_HSPC_IIC */
385 };
386 i2c@1 {
387 #address-cells = <1>;
388 #size-cells = <0>;
389 reg = <1>;
390 /* NC */
391 };
392 i2c@2 {
393 #address-cells = <1>;
394 #size-cells = <0>;
395 reg = <2>;
396 /* SYSMON */
397 };
398 i2c@3 {
399 #address-cells = <1>;
400 #size-cells = <0>;
401 reg = <3>;
402 /* DDR4 SODIMM */
403 dev@19 { /* u-boot detection FIXME */
404 compatible = "xxx";
405 reg = <0x19>;
406 };
407 dev@30 { /* u-boot detection */
408 compatible = "xxx";
409 reg = <0x30>;
410 };
411 dev@35 { /* u-boot detection */
412 compatible = "xxx";
413 reg = <0x35>;
414 };
415 dev@36 { /* u-boot detection */
416 compatible = "xxx";
417 reg = <0x36>;
418 };
419 dev@51 { /* u-boot detection - maybe SPD */
420 compatible = "xxx";
421 reg = <0x51>;
422 };
423 };
424 i2c@4 {
425 #address-cells = <1>;
426 #size-cells = <0>;
427 reg = <4>;
428 /* SFP3 */
429 };
430 i2c@5 {
431 #address-cells = <1>;
432 #size-cells = <0>;
433 reg = <5>;
434 /* SFP2 */
435 };
436 i2c@6 {
437 #address-cells = <1>;
438 #size-cells = <0>;
439 reg = <6>;
440 /* SFP1 */
441 };
442 i2c@7 {
443 #address-cells = <1>;
444 #size-cells = <0>;
445 reg = <7>;
446 /* SFP0 */
447 };
448 };
449};
450
451&qspi {
452 status = "okay";
453 is-dual = <1>;
454 flash@0 {
Michal Simek0ed45f02018-07-26 12:43:42 +0200455 compatible = "m25p80", "spi-flash"; /* 32MB */
Michal Simekf190eaf2018-03-28 15:55:27 +0200456 #address-cells = <1>;
457 #size-cells = <1>;
458 reg = <0x0>;
459 spi-tx-bus-width = <1>;
460 spi-rx-bus-width = <4>; /* FIXME also DUAL configuration possible */
461 spi-max-frequency = <108000000>; /* Based on DC1 spec */
462 partition@qspi-fsbl-uboot { /* for testing purpose */
463 label = "qspi-fsbl-uboot";
464 reg = <0x0 0x100000>;
465 };
466 partition@qspi-linux { /* for testing purpose */
467 label = "qspi-linux";
468 reg = <0x100000 0x500000>;
469 };
470 partition@qspi-device-tree { /* for testing purpose */
471 label = "qspi-device-tree";
472 reg = <0x600000 0x20000>;
473 };
474 partition@qspi-rootfs { /* for testing purpose */
475 label = "qspi-rootfs";
476 reg = <0x620000 0x5E0000>;
477 };
478 };
479};
480
481&rtc {
482 status = "okay";
483};
484
485&sata {
486 status = "okay";
487 /* SATA OOB timing settings */
488 ceva,p0-cominit-params = /bits/ 8 <0x18 0x40 0x18 0x28>;
489 ceva,p0-comwake-params = /bits/ 8 <0x06 0x14 0x08 0x0E>;
490 ceva,p0-burst-params = /bits/ 8 <0x13 0x08 0x4A 0x06>;
491 ceva,p0-retry-params = /bits/ 16 <0x96A4 0x3FFC>;
492 ceva,p1-cominit-params = /bits/ 8 <0x18 0x40 0x18 0x28>;
493 ceva,p1-comwake-params = /bits/ 8 <0x06 0x14 0x08 0x0E>;
494 ceva,p1-burst-params = /bits/ 8 <0x13 0x08 0x4A 0x06>;
495 ceva,p1-retry-params = /bits/ 16 <0x96A4 0x3FFC>;
496 phy-names = "sata-phy";
497 phys = <&lane3 PHY_TYPE_SATA 1 3 125000000>;
498};
499
500/* SD1 with level shifter */
501&sdhci1 {
502 status = "okay";
503 no-1-8-v;
Michal Simekf0d56142018-04-04 14:08:24 +0200504 disable-wp;
Michal Simekf190eaf2018-03-28 15:55:27 +0200505 xlnx,mio_bank = <1>;
506};
507
508&serdes {
509 status = "okay";
510};
511
512&uart0 {
513 status = "okay";
514};
515
516/* ULPI SMSC USB3320 */
517&usb0 {
518 status = "okay";
519};
520
521&dwc3_0 {
522 status = "okay";
523 dr_mode = "host";
524 snps,usb3_lpm_capable;
525 phy-names = "usb3-phy";
526 phys = <&lane2 PHY_TYPE_USB3 0 2 26000000>;
527};