blob: 37b0beeed47e3808bb58344ef6b9a16afdc62666 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Wenyou Yanga3b59b12015-11-02 10:57:09 +08002/*
3 * Copyright (C) 2015 Atmel Corporation
4 * Wenyou.Yang <wenyou.yang@atmel.com>
Wenyou Yanga3b59b12015-11-02 10:57:09 +08005 */
6
7#include <common.h>
Wenyou Yanga0d0d862016-08-10 10:51:05 +08008#include <clk.h>
9#include <dm.h>
Wenyou Yanga3b59b12015-11-02 10:57:09 +080010#include <malloc.h>
11#include <sdhci.h>
12#include <asm/arch/clk.h>
Simon Glass401d1c42020-10-30 21:38:53 -060013#include <asm/global_data.h>
Wenyou Yanga3b59b12015-11-02 10:57:09 +080014
15#define ATMEL_SDHC_MIN_FREQ 400000
Ludovic Desroches327713a2017-11-17 14:51:27 +080016#define ATMEL_SDHC_GCK_RATE 240000000
Wenyou Yanga3b59b12015-11-02 10:57:09 +080017
Wenyou Yanga0d0d862016-08-10 10:51:05 +080018#ifndef CONFIG_DM_MMC
Wenyou Yanga3b59b12015-11-02 10:57:09 +080019int atmel_sdhci_init(void *regbase, u32 id)
20{
21 struct sdhci_host *host;
22 u32 max_clk, min_clk = ATMEL_SDHC_MIN_FREQ;
23
24 host = (struct sdhci_host *)calloc(1, sizeof(struct sdhci_host));
25 if (!host) {
26 printf("%s: sdhci_host calloc failed\n", __func__);
27 return -ENOMEM;
28 }
29
30 host->name = "atmel_sdhci";
31 host->ioaddr = regbase;
Wenyou Yangb3125082017-05-11 08:25:12 +080032 host->quirks = SDHCI_QUIRK_WAIT_SEND_CMD;
Wenyou Yanga3b59b12015-11-02 10:57:09 +080033 max_clk = at91_get_periph_generated_clk(id);
34 if (!max_clk) {
35 printf("%s: Failed to get the proper clock\n", __func__);
36 free(host);
37 return -ENODEV;
38 }
Stefan Herbrechtsmeier6d0e34b2017-01-17 15:58:48 +010039 host->max_clk = max_clk;
Wenyou Yanga3b59b12015-11-02 10:57:09 +080040
Stefan Herbrechtsmeier6d0e34b2017-01-17 15:58:48 +010041 add_sdhci(host, 0, min_clk);
Wenyou Yanga3b59b12015-11-02 10:57:09 +080042
43 return 0;
44}
Wenyou Yanga0d0d862016-08-10 10:51:05 +080045
46#else
47
48DECLARE_GLOBAL_DATA_PTR;
49
50struct atmel_sdhci_plat {
51 struct mmc_config cfg;
52 struct mmc mmc;
53};
54
Sergiu Moga222a1f42022-06-22 16:30:47 +030055static int atmel_sdhci_deferred_probe(struct sdhci_host *host)
56{
57 struct udevice *dev = host->mmc->dev;
58
59 return sdhci_probe(dev);
60}
61
62static const struct sdhci_ops atmel_sdhci_ops = {
63 .deferred_probe = atmel_sdhci_deferred_probe,
64};
65
Wenyou Yanga0d0d862016-08-10 10:51:05 +080066static int atmel_sdhci_probe(struct udevice *dev)
67{
68 struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev);
Simon Glassc69cda22020-12-03 16:55:20 -070069 struct atmel_sdhci_plat *plat = dev_get_plat(dev);
Wenyou Yanga0d0d862016-08-10 10:51:05 +080070 struct sdhci_host *host = dev_get_priv(dev);
71 u32 max_clk;
Wenyou Yanga0d0d862016-08-10 10:51:05 +080072 struct clk clk;
73 int ret;
74
Wenyou Yang339cb072016-09-27 11:00:34 +080075 ret = clk_get_by_index(dev, 0, &clk);
Wenyou Yanga0d0d862016-08-10 10:51:05 +080076 if (ret)
77 return ret;
78
79 ret = clk_enable(&clk);
80 if (ret)
81 return ret;
82
83 host->name = dev->name;
Masahiro Yamada8613c8d2020-07-17 14:36:46 +090084 host->ioaddr = dev_read_addr_ptr(dev);
Wenyou Yanga0d0d862016-08-10 10:51:05 +080085
Wenyou Yangb3125082017-05-11 08:25:12 +080086 host->quirks = SDHCI_QUIRK_WAIT_SEND_CMD;
Simon Glasse160f7d2017-01-17 16:52:55 -070087 host->bus_width = fdtdec_get_int(gd->fdt_blob, dev_of_offset(dev),
Wenyou Yanga0d0d862016-08-10 10:51:05 +080088 "bus-width", 4);
89
Wenyou Yang339cb072016-09-27 11:00:34 +080090 ret = clk_get_by_index(dev, 1, &clk);
Wenyou Yanga0d0d862016-08-10 10:51:05 +080091 if (ret)
92 return ret;
93
Eugen Hristev2e006082020-08-27 12:16:15 +030094 clk_set_rate(&clk, ATMEL_SDHC_GCK_RATE);
Wenyou Yanga0d0d862016-08-10 10:51:05 +080095
96 max_clk = clk_get_rate(&clk);
97 if (!max_clk)
98 return -EINVAL;
99
Eugen Hristev81f16432020-08-27 12:25:56 +0300100 ret = clk_enable(&clk);
Eugen Hristev7eace382020-11-09 13:02:17 +0200101 /* return error only if the clock really has a clock enable func */
102 if (ret && ret != -ENOSYS)
Eugen Hristev81f16432020-08-27 12:25:56 +0300103 return ret;
104
Eugen Hristev3710b462020-08-27 12:25:57 +0300105 ret = mmc_of_parse(dev, &plat->cfg);
106 if (ret)
107 return ret;
108
Stefan Herbrechtsmeier6d0e34b2017-01-17 15:58:48 +0100109 host->max_clk = max_clk;
Peng Fan7835e872019-08-06 02:47:47 +0000110 host->mmc = &plat->mmc;
111 host->mmc->dev = dev;
Stefan Herbrechtsmeier6d0e34b2017-01-17 15:58:48 +0100112
113 ret = sdhci_setup_cfg(&plat->cfg, host, 0, ATMEL_SDHC_MIN_FREQ);
Wenyou Yanga0d0d862016-08-10 10:51:05 +0800114 if (ret)
115 return ret;
116
Wenyou Yanga0d0d862016-08-10 10:51:05 +0800117 host->mmc->priv = host;
Sergiu Moga222a1f42022-06-22 16:30:47 +0300118 host->ops = &atmel_sdhci_ops;
Wenyou Yanga0d0d862016-08-10 10:51:05 +0800119 upriv->mmc = host->mmc;
120
121 clk_free(&clk);
122
123 return sdhci_probe(dev);
124}
125
126static int atmel_sdhci_bind(struct udevice *dev)
127{
Simon Glassc69cda22020-12-03 16:55:20 -0700128 struct atmel_sdhci_plat *plat = dev_get_plat(dev);
Wenyou Yanga0d0d862016-08-10 10:51:05 +0800129
Masahiro Yamada24f5aec2016-09-06 22:17:32 +0900130 return sdhci_bind(dev, &plat->mmc, &plat->cfg);
Wenyou Yanga0d0d862016-08-10 10:51:05 +0800131}
132
133static const struct udevice_id atmel_sdhci_ids[] = {
134 { .compatible = "atmel,sama5d2-sdhci" },
Sandeep Sheriker Mallikarjunf5663742019-09-27 13:08:36 +0000135 { .compatible = "microchip,sam9x60-sdhci" },
Eugen Hristev4cc08252020-08-27 12:04:41 +0300136 { .compatible = "microchip,sama7g5-sdhci" },
Wenyou Yanga0d0d862016-08-10 10:51:05 +0800137 { }
138};
139
140U_BOOT_DRIVER(atmel_sdhci_drv) = {
141 .name = "atmel_sdhci",
142 .id = UCLASS_MMC,
143 .of_match = atmel_sdhci_ids,
144 .ops = &sdhci_ops,
145 .bind = atmel_sdhci_bind,
146 .probe = atmel_sdhci_probe,
Simon Glass41575d82020-12-03 16:55:17 -0700147 .priv_auto = sizeof(struct sdhci_host),
Simon Glasscaa4daa2020-12-03 16:55:18 -0700148 .plat_auto = sizeof(struct atmel_sdhci_plat),
Wenyou Yanga0d0d862016-08-10 10:51:05 +0800149};
150#endif