blob: 8ad75495172333fb97295ae19637f172189b2acc [file] [log] [blame]
Kumar Gala9490a7f2008-07-25 13:31:05 -05001/*
Kumar Gala54648982010-04-20 10:21:12 -05002 * Copyright 2008-2010 Freescale Semiconductor, Inc.
Kumar Gala9490a7f2008-07-25 13:31:05 -05003 *
4 * See file CREDITS for list of people who contributed to this
5 * project.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
21 */
22
23#include <common.h>
24#include <command.h>
25#include <pci.h>
26#include <asm/processor.h>
27#include <asm/mmu.h>
Kumar Gala7c0d4a72008-09-22 14:11:11 -050028#include <asm/cache.h>
Kumar Gala9490a7f2008-07-25 13:31:05 -050029#include <asm/immap_85xx.h>
Kumar Galac8514622009-04-02 13:22:48 -050030#include <asm/fsl_pci.h>
Kumar Gala9490a7f2008-07-25 13:31:05 -050031#include <asm/fsl_ddr_sdram.h>
32#include <asm/io.h>
Kumar Gala54648982010-04-20 10:21:12 -050033#include <asm/fsl_serdes.h>
Kumar Gala9490a7f2008-07-25 13:31:05 -050034#include <spd.h>
35#include <miiphy.h>
36#include <libfdt.h>
37#include <spd_sdram.h>
38#include <fdt_support.h>
Jason Jin2e26d832008-10-10 11:41:00 +080039#include <tsec.h>
40#include <netdev.h>
Wolfgang Denk54a7cc42009-01-28 09:25:31 +010041#include <sata.h>
Kumar Gala9490a7f2008-07-25 13:31:05 -050042
Jason Jin2e26d832008-10-10 11:41:00 +080043#include "../common/sgmii_riser.h"
Kumar Gala9490a7f2008-07-25 13:31:05 -050044
Kumar Gala9490a7f2008-07-25 13:31:05 -050045phys_size_t fixed_sdram(void);
46
Andy Fleming80522dc2008-10-30 16:51:33 -050047int board_early_init_f (void)
48{
49#ifdef CONFIG_MMC
50 volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
51
52 setbits_be32(&gur->pmuxcr,
53 (MPC85xx_PMUXCR_SD_DATA |
54 MPC85xx_PMUXCR_SDHC_CD |
55 MPC85xx_PMUXCR_SDHC_WP));
56
57#endif
58 return 0;
59}
60
Kumar Gala9490a7f2008-07-25 13:31:05 -050061int checkboard (void)
62{
Kumar Gala6bb5b412009-07-14 22:42:01 -050063 u8 vboot;
64 u8 *pixis_base = (u8 *)PIXIS_BASE;
65
66 puts("Board: MPC8536DS ");
67#ifdef CONFIG_PHYS_64BIT
68 puts("(36-bit addrmap) ");
69#endif
70
71 printf ("Sys ID: 0x%02x, "
72 "Sys Ver: 0x%02x, FPGA Ver: 0x%02x, ",
73 in_8(pixis_base + PIXIS_ID), in_8(pixis_base + PIXIS_VER),
74 in_8(pixis_base + PIXIS_PVER));
75
76 vboot = in_8(pixis_base + PIXIS_VBOOT);
77 switch ((vboot & PIXIS_VBOOT_LBMAP) >> 5) {
78 case PIXIS_VBOOT_LBMAP_NOR0:
79 puts ("vBank: 0\n");
80 break;
81 case PIXIS_VBOOT_LBMAP_NOR1:
82 puts ("vBank: 1\n");
83 break;
84 case PIXIS_VBOOT_LBMAP_NOR2:
85 puts ("vBank: 2\n");
86 break;
87 case PIXIS_VBOOT_LBMAP_NOR3:
88 puts ("vBank: 3\n");
89 break;
90 case PIXIS_VBOOT_LBMAP_PJET:
91 puts ("Promjet\n");
92 break;
93 case PIXIS_VBOOT_LBMAP_NAND:
94 puts ("NAND\n");
95 break;
96 }
97
Kumar Gala9490a7f2008-07-25 13:31:05 -050098 return 0;
99}
100
101phys_size_t
102initdram(int board_type)
103{
104 phys_size_t dram_size = 0;
105
106 puts("Initializing....");
107
108#ifdef CONFIG_SPD_EEPROM
109 dram_size = fsl_ddr_sdram();
Kumar Gala9490a7f2008-07-25 13:31:05 -0500110#else
111 dram_size = fixed_sdram();
112#endif
Dave Liue57f0fa2008-10-28 17:53:45 +0800113 dram_size = setup_ddr_tlbs(dram_size / 0x100000);
114 dram_size *= 0x100000;
Kumar Gala9490a7f2008-07-25 13:31:05 -0500115
Kumar Gala9490a7f2008-07-25 13:31:05 -0500116 puts(" DDR: ");
117 return dram_size;
118}
119
120#if !defined(CONFIG_SPD_EEPROM)
121/*
122 * Fixed sdram init -- doesn't use serial presence detect.
123 */
124
125phys_size_t fixed_sdram (void)
126{
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200127 volatile immap_t *immap = (immap_t *)CONFIG_SYS_IMMR;
Kumar Gala9490a7f2008-07-25 13:31:05 -0500128 volatile ccsr_ddr_t *ddr= &immap->im_ddr;
129 uint d_init;
130
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200131 ddr->cs0_bnds = CONFIG_SYS_DDR_CS0_BNDS;
132 ddr->cs0_config = CONFIG_SYS_DDR_CS0_CONFIG;
Kumar Gala9490a7f2008-07-25 13:31:05 -0500133
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200134 ddr->timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3;
135 ddr->timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0;
136 ddr->timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1;
137 ddr->timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2;
138 ddr->sdram_mode = CONFIG_SYS_DDR_MODE_1;
139 ddr->sdram_mode_2 = CONFIG_SYS_DDR_MODE_2;
140 ddr->sdram_interval = CONFIG_SYS_DDR_INTERVAL;
141 ddr->sdram_data_init = CONFIG_SYS_DDR_DATA_INIT;
142 ddr->sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CTRL;
143 ddr->sdram_cfg_2 = CONFIG_SYS_DDR_CONTROL2;
Kumar Gala9490a7f2008-07-25 13:31:05 -0500144
145#if defined (CONFIG_DDR_ECC)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200146 ddr->err_int_en = CONFIG_SYS_DDR_ERR_INT_EN;
147 ddr->err_disable = CONFIG_SYS_DDR_ERR_DIS;
148 ddr->err_sbe = CONFIG_SYS_DDR_SBE;
Kumar Gala9490a7f2008-07-25 13:31:05 -0500149#endif
150 asm("sync;isync");
151
152 udelay(500);
153
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200154 ddr->sdram_cfg = CONFIG_SYS_DDR_CONTROL;
Kumar Gala9490a7f2008-07-25 13:31:05 -0500155
156#if defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
157 d_init = 1;
158 debug("DDR - 1st controller: memory initializing\n");
159 /*
160 * Poll until memory is initialized.
161 * 512 Meg at 400 might hit this 200 times or so.
162 */
163 while ((ddr->sdram_cfg_2 & (d_init << 4)) != 0) {
164 udelay(1000);
165 }
166 debug("DDR: memory initialized\n\n");
167 asm("sync; isync");
168 udelay(500);
169#endif
170
171 return 512 * 1024 * 1024;
172}
173
174#endif
175
176#ifdef CONFIG_PCI1
177static struct pci_controller pci1_hose;
178#endif
179
180#ifdef CONFIG_PCIE1
181static struct pci_controller pcie1_hose;
182#endif
183
184#ifdef CONFIG_PCIE2
185static struct pci_controller pcie2_hose;
186#endif
187
188#ifdef CONFIG_PCIE3
189static struct pci_controller pcie3_hose;
190#endif
191
Mingkai Hu8a414c42009-10-28 10:49:31 +0800192#ifdef CONFIG_PCI
193void pci_init_board(void)
Kumar Gala9490a7f2008-07-25 13:31:05 -0500194{
Mingkai Hu8a414c42009-10-28 10:49:31 +0800195 ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
196 struct fsl_pci_info pci_info[4];
197 u32 devdisr, pordevsr, io_sel, sdrs2_io_sel;
198 u32 porpllsr, pci_agent, pci_speed, pci_32, pci_arb, pci_clk_sel;
199 int first_free_busno = 0;
200 int num = 0;
Kumar Gala9490a7f2008-07-25 13:31:05 -0500201
Mingkai Hu8a414c42009-10-28 10:49:31 +0800202 int pcie_ep, pcie_configured;
203
204 devdisr = in_be32(&gur->devdisr);
205 pordevsr = in_be32(&gur->pordevsr);
206 porpllsr = in_be32(&gur->porpllsr);
207 io_sel = (pordevsr & MPC85xx_PORDEVSR_IO_SEL) >> 19;
208 sdrs2_io_sel = (pordevsr & MPC85xx_PORDEVSR_SRDS2_IO_SEL) >> 27;
209
210 debug(" pci_init_board: devdisr=%x, sdrs2_io_sel=%x, io_sel=%x\n",
211 devdisr, sdrs2_io_sel, io_sel);
Kumar Gala9490a7f2008-07-25 13:31:05 -0500212
213 if (sdrs2_io_sel == 7)
214 printf(" Serdes2 disalbed\n");
215 else if (sdrs2_io_sel == 4) {
216 printf(" eTSEC1 is in sgmii mode.\n");
217 printf(" eTSEC3 is in sgmii mode.\n");
218 } else if (sdrs2_io_sel == 6)
219 printf(" eTSEC1 is in sgmii mode.\n");
220
Mingkai Hu8a414c42009-10-28 10:49:31 +0800221 puts("\n");
Kumar Gala9490a7f2008-07-25 13:31:05 -0500222#ifdef CONFIG_PCIE3
Kumar Gala54648982010-04-20 10:21:12 -0500223 pcie_configured = is_serdes_configured(PCIE3);
Kumar Gala9490a7f2008-07-25 13:31:05 -0500224
Mingkai Hu8a414c42009-10-28 10:49:31 +0800225 if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE3)){
Kumar Gala54648982010-04-20 10:21:12 -0500226 set_next_law(CONFIG_SYS_PCIE3_MEM_PHYS, LAW_SIZE_512M,
227 LAW_TRGT_IF_PCIE_3);
228 set_next_law(CONFIG_SYS_PCIE3_IO_PHYS, LAW_SIZE_64K,
229 LAW_TRGT_IF_PCIE_3);
Mingkai Hu8a414c42009-10-28 10:49:31 +0800230 SET_STD_PCIE_INFO(pci_info[num], 3);
231 pcie_ep = fsl_setup_hose(&pcie3_hose, pci_info[num].regs);
Peter Tyser8ca78f22010-10-29 17:59:24 -0500232 printf("PCIE3: connected to Slot3 as %s (base address %lx)\n",
Peter Tyser64917ca2010-01-17 15:38:26 -0600233 pcie_ep ? "Endpoint" : "Root Complex",
Mingkai Hu8a414c42009-10-28 10:49:31 +0800234 pci_info[num].regs);
235 first_free_busno = fsl_pci_init_port(&pci_info[num++],
236 &pcie3_hose, first_free_busno);
Kumar Gala9490a7f2008-07-25 13:31:05 -0500237 } else {
Peter Tyser8ca78f22010-10-29 17:59:24 -0500238 printf("PCIE3: disabled\n");
Kumar Gala9490a7f2008-07-25 13:31:05 -0500239 }
Mingkai Hu8a414c42009-10-28 10:49:31 +0800240
241 puts("\n");
Kumar Gala9490a7f2008-07-25 13:31:05 -0500242#else
Mingkai Hu8a414c42009-10-28 10:49:31 +0800243 setbits_be32(&gur->devdisr, MPC85xx_DEVDISR_PCIE3); /* disable */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500244#endif
245
246#ifdef CONFIG_PCIE1
Kumar Gala54648982010-04-20 10:21:12 -0500247 pcie_configured = is_serdes_configured(PCIE1);
Kumar Gala9490a7f2008-07-25 13:31:05 -0500248
249 if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE)){
Kumar Gala54648982010-04-20 10:21:12 -0500250 set_next_law(CONFIG_SYS_PCIE1_MEM_PHYS, LAW_SIZE_128M,
251 LAW_TRGT_IF_PCIE_1);
252 set_next_law(CONFIG_SYS_PCIE1_IO_PHYS, LAW_SIZE_64K,
253 LAW_TRGT_IF_PCIE_1);
Mingkai Hu8a414c42009-10-28 10:49:31 +0800254 SET_STD_PCIE_INFO(pci_info[num], 1);
255 pcie_ep = fsl_setup_hose(&pcie1_hose, pci_info[num].regs);
Peter Tyser8ca78f22010-10-29 17:59:24 -0500256 printf("PCIE1: connected to Slot1 as %s (base address %lx)\n",
Peter Tyser64917ca2010-01-17 15:38:26 -0600257 pcie_ep ? "Endpoint" : "Root Complex",
Mingkai Hu8a414c42009-10-28 10:49:31 +0800258 pci_info[num].regs);
259 first_free_busno = fsl_pci_init_port(&pci_info[num++],
260 &pcie1_hose, first_free_busno);
Kumar Gala9490a7f2008-07-25 13:31:05 -0500261 } else {
Peter Tyser8ca78f22010-10-29 17:59:24 -0500262 printf("PCIE1: disabled\n");
Kumar Gala9490a7f2008-07-25 13:31:05 -0500263 }
Mingkai Hu8a414c42009-10-28 10:49:31 +0800264
265 puts("\n");
Kumar Gala9490a7f2008-07-25 13:31:05 -0500266#else
Mingkai Hu8a414c42009-10-28 10:49:31 +0800267 setbits_be32(&gur->devdisr, MPC85xx_DEVDISR_PCIE); /* disable */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500268#endif
269
270#ifdef CONFIG_PCIE2
Kumar Gala54648982010-04-20 10:21:12 -0500271 pcie_configured = is_serdes_configured(PCIE2);
Kumar Gala9490a7f2008-07-25 13:31:05 -0500272
Mingkai Hu8a414c42009-10-28 10:49:31 +0800273 if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE2)){
Kumar Gala54648982010-04-20 10:21:12 -0500274 set_next_law(CONFIG_SYS_PCIE2_MEM_PHYS, LAW_SIZE_128M,
275 LAW_TRGT_IF_PCIE_2);
276 set_next_law(CONFIG_SYS_PCIE2_IO_PHYS, LAW_SIZE_64K,
277 LAW_TRGT_IF_PCIE_2);
Mingkai Hu8a414c42009-10-28 10:49:31 +0800278 SET_STD_PCIE_INFO(pci_info[num], 2);
279 pcie_ep = fsl_setup_hose(&pcie2_hose, pci_info[num].regs);
Peter Tyser8ca78f22010-10-29 17:59:24 -0500280 printf("PCIE2: connected to Slot 2 as %s (base address %lx)\n",
Peter Tyser64917ca2010-01-17 15:38:26 -0600281 pcie_ep ? "Endpoint" : "Root Complex",
Mingkai Hu8a414c42009-10-28 10:49:31 +0800282 pci_info[num].regs);
283 first_free_busno = fsl_pci_init_port(&pci_info[num++],
284 &pcie2_hose, first_free_busno);
Kumar Gala9490a7f2008-07-25 13:31:05 -0500285 } else {
Peter Tyser8ca78f22010-10-29 17:59:24 -0500286 printf("PCIE2: disabled\n");
Kumar Gala9490a7f2008-07-25 13:31:05 -0500287 }
Mingkai Hu8a414c42009-10-28 10:49:31 +0800288
289 puts("\n");
Kumar Gala9490a7f2008-07-25 13:31:05 -0500290#else
Mingkai Hu8a414c42009-10-28 10:49:31 +0800291 setbits_be32(&gur->devdisr, MPC85xx_DEVDISR_PCIE2); /* disable */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500292#endif
293
Kumar Gala9490a7f2008-07-25 13:31:05 -0500294#ifdef CONFIG_PCI1
Mingkai Hu8a414c42009-10-28 10:49:31 +0800295 pci_speed = 66666000;
296 pci_32 = 1;
297 pci_arb = pordevsr & MPC85xx_PORDEVSR_PCI1_ARB;
298 pci_clk_sel = porpllsr & MPC85xx_PORDEVSR_PCI1_SPD;
Kumar Gala9490a7f2008-07-25 13:31:05 -0500299
Kumar Gala9490a7f2008-07-25 13:31:05 -0500300 if (!(devdisr & MPC85xx_DEVDISR_PCI1)) {
Kumar Gala54648982010-04-20 10:21:12 -0500301 set_next_law(CONFIG_SYS_PCI1_MEM_PHYS, LAW_SIZE_256M,
302 LAW_TRGT_IF_PCI);
303 set_next_law(CONFIG_SYS_PCI1_IO_PHYS, LAW_SIZE_64K,
304 LAW_TRGT_IF_PCI);
Mingkai Hu8a414c42009-10-28 10:49:31 +0800305 SET_STD_PCI_INFO(pci_info[num], 1);
306 pci_agent = fsl_setup_hose(&pci1_hose, pci_info[num].regs);
Peter Tyser8ca78f22010-10-29 17:59:24 -0500307 printf("PCI: %d bit, %s MHz, %s, %s, %s (base address %lx)\n",
Kumar Gala9490a7f2008-07-25 13:31:05 -0500308 (pci_32) ? 32 : 64,
309 (pci_speed == 33333000) ? "33" :
310 (pci_speed == 66666000) ? "66" : "unknown",
311 pci_clk_sel ? "sync" : "async",
312 pci_agent ? "agent" : "host",
313 pci_arb ? "arbiter" : "external-arbiter",
Mingkai Hu8a414c42009-10-28 10:49:31 +0800314 pci_info[num].regs);
Kumar Gala9490a7f2008-07-25 13:31:05 -0500315
Mingkai Hu8a414c42009-10-28 10:49:31 +0800316 first_free_busno = fsl_pci_init_port(&pci_info[num++],
317 &pci1_hose, first_free_busno);
Kumar Gala9490a7f2008-07-25 13:31:05 -0500318 } else {
Peter Tyser8ca78f22010-10-29 17:59:24 -0500319 printf("PCI: disabled\n");
Kumar Gala9490a7f2008-07-25 13:31:05 -0500320 }
Mingkai Hu8a414c42009-10-28 10:49:31 +0800321
322 puts("\n");
Kumar Gala9490a7f2008-07-25 13:31:05 -0500323#else
Mingkai Hu8a414c42009-10-28 10:49:31 +0800324 setbits_be32(&gur->devdisr, MPC85xx_DEVDISR_PCI1); /* disable */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500325#endif
326}
Mingkai Hu8a414c42009-10-28 10:49:31 +0800327#endif
Kumar Gala9490a7f2008-07-25 13:31:05 -0500328
Kumar Gala9490a7f2008-07-25 13:31:05 -0500329int board_early_init_r(void)
330{
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200331 const unsigned int flashbase = CONFIG_SYS_FLASH_BASE;
Kumar Gala5fb6ea32009-11-13 09:25:07 -0600332 const u8 flash_esel = find_tlb_idx((void *)flashbase, 1);
Kumar Gala9490a7f2008-07-25 13:31:05 -0500333
334 /*
335 * Remap Boot flash + PROMJET region to caching-inhibited
336 * so that flash can be erased properly.
337 */
338
Kumar Gala7c0d4a72008-09-22 14:11:11 -0500339 /* Flush d-cache and invalidate i-cache of any FLASH data */
Wolfgang Denk3cbd8232008-11-02 16:14:22 +0100340 flush_dcache();
341 invalidate_icache();
Kumar Gala9490a7f2008-07-25 13:31:05 -0500342
343 /* invalidate existing TLB entry for flash + promjet */
344 disable_tlb(flash_esel);
345
Kumar Galac953ddf2008-12-02 14:19:34 -0600346 set_tlb(1, flashbase, CONFIG_SYS_FLASH_BASE_PHYS, /* tlb, epn, rpn */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500347 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, /* perms, wimge */
348 0, flash_esel, BOOKE_PAGESZ_256M, 1); /* ts, esel, tsize, iprot */
349
350 return 0;
351}
352
Jason Jin2e26d832008-10-10 11:41:00 +0800353int board_eth_init(bd_t *bis)
354{
355#ifdef CONFIG_TSEC_ENET
356 struct tsec_info_struct tsec_info[2];
357 volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
358 int num = 0;
359 uint sdrs2_io_sel =
360 (gur->pordevsr & MPC85xx_PORDEVSR_SRDS2_IO_SEL) >> 27;
361
362#ifdef CONFIG_TSEC1
363 SET_STD_TSEC_INFO(tsec_info[num], 1);
364 if ((sdrs2_io_sel == 4) || (sdrs2_io_sel == 6)) {
365 tsec_info[num].phyaddr = 0;
366 tsec_info[num].flags |= TSEC_SGMII;
367 }
368 num++;
369#endif
370#ifdef CONFIG_TSEC3
371 SET_STD_TSEC_INFO(tsec_info[num], 3);
372 if (sdrs2_io_sel == 4) {
373 tsec_info[num].phyaddr = 1;
374 tsec_info[num].flags |= TSEC_SGMII;
375 }
376 num++;
377#endif
378
379 if (!num) {
380 printf("No TSECs initialized\n");
381 return 0;
382 }
383
Andy Flemingfeede8b2008-12-05 20:10:22 -0600384#ifdef CONFIG_FSL_SGMII_RISER
Jason Jin2e26d832008-10-10 11:41:00 +0800385 if ((sdrs2_io_sel == 4) || (sdrs2_io_sel == 6))
386 fsl_sgmii_riser_init(tsec_info, num);
Andy Flemingfeede8b2008-12-05 20:10:22 -0600387#endif
Jason Jin2e26d832008-10-10 11:41:00 +0800388
389 tsec_eth_init(bis, tsec_info, num);
390#endif
391 return pci_eth_init(bis);
392}
393
Kumar Gala9490a7f2008-07-25 13:31:05 -0500394#if defined(CONFIG_OF_BOARD_SETUP)
Kumar Gala2dba0de2008-10-21 08:28:33 -0500395void ft_board_setup(void *blob, bd_t *bd)
396{
Kumar Gala9490a7f2008-07-25 13:31:05 -0500397 ft_cpu_setup(blob, bd);
398
Kumar Gala6525d512010-07-08 22:37:44 -0500399 FT_FSL_PCI_SETUP;
400
Andy Flemingfeede8b2008-12-05 20:10:22 -0600401#ifdef CONFIG_FSL_SGMII_RISER
402 fsl_sgmii_riser_fdt_fixup(blob);
403#endif
Kumar Gala9490a7f2008-07-25 13:31:05 -0500404}
405#endif