blob: 2188f7e35d1df8de3bce8d9ccadea6e60bc89b46 [file] [log] [blame]
wdenk6f213472003-08-29 22:00:43 +00001/*
2 * armboot - Startup Code for ARM926EJS CPU-core
3 *
4 * Copyright (c) 2003 Texas Instruments
5 *
wdenka56bd922004-06-06 23:13:55 +00006 * ----- Adapted for OMAP1610 OMAP730 from ARM925t code ------
wdenk6f213472003-08-29 22:00:43 +00007 *
Albert ARIBAUDfa82f872011-08-04 18:45:45 +02008 * Copyright (c) 2001 Marius Gröger <mag@sysgo.de>
9 * Copyright (c) 2002 Alex Züpke <azu@sysgo.de>
Detlev Zundel792a09e2009-05-13 10:54:10 +020010 * Copyright (c) 2002 Gary Jennejohn <garyj@denx.de>
wdenk6f213472003-08-29 22:00:43 +000011 * Copyright (c) 2003 Richard Woodruff <r-woodruff2@ti.com>
12 * Copyright (c) 2003 Kshitij <kshitij@ti.com>
Albert ARIBAUD57b4bce2011-04-22 19:41:02 +020013 * Copyright (c) 2010 Albert Aribaud <albert.u.boot@aribaud.net>
wdenk6f213472003-08-29 22:00:43 +000014 *
15 * See file CREDITS for list of people who contributed to this
16 * project.
17 *
18 * This program is free software; you can redistribute it and/or
19 * modify it under the terms of the GNU General Public License as
20 * published by the Free Software Foundation; either version 2 of
21 * the License, or (at your option) any later version.
22 *
23 * This program is distributed in the hope that it will be useful,
24 * but WITHOUT ANY WARRANTY; without even the implied warranty of
25 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
26 * GNU General Public License for more details.
27 *
28 * You should have received a copy of the GNU General Public License
29 * along with this program; if not, write to the Free Software
30 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
31 * MA 02111-1307 USA
32 */
33
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +020034#include <asm-offsets.h>
wdenk6f213472003-08-29 22:00:43 +000035#include <config.h>
Wolfgang Denkfcd3c872009-07-24 00:17:48 +020036#include <common.h>
wdenk6f213472003-08-29 22:00:43 +000037#include <version.h>
38
39#if defined(CONFIG_OMAP1610)
40#include <./configs/omap1510.h>
wdenka56bd922004-06-06 23:13:55 +000041#elif defined(CONFIG_OMAP730)
42#include <./configs/omap730.h>
wdenk6f213472003-08-29 22:00:43 +000043#endif
44
45/*
46 *************************************************************************
47 *
48 * Jump vector table as in table 3.1 in [1]
49 *
50 *************************************************************************
51 */
52
53
Heiko Schocher337c4332011-09-14 19:59:37 +000054#ifdef CONFIG_SYS_DV_NOR_BOOT_CFG
55.globl _start
56_start:
57.globl _NOR_BOOT_CFG
58_NOR_BOOT_CFG:
59 .word CONFIG_SYS_DV_NOR_BOOT_CFG
60 b reset
61#else
wdenk6f213472003-08-29 22:00:43 +000062.globl _start
63_start:
64 b reset
Heiko Schocher337c4332011-09-14 19:59:37 +000065#endif
Aneesh V401bb302011-07-13 05:11:07 +000066#ifdef CONFIG_SPL_BUILD
John Rigbyef22b502010-01-25 23:12:52 -070067/* No exception handlers in preloader */
68 ldr pc, _hang
69 ldr pc, _hang
70 ldr pc, _hang
71 ldr pc, _hang
72 ldr pc, _hang
73 ldr pc, _hang
74 ldr pc, _hang
75
76_hang:
77 .word do_hang
78/* pad to 64 byte boundary */
79 .word 0x12345678
80 .word 0x12345678
81 .word 0x12345678
82 .word 0x12345678
83 .word 0x12345678
84 .word 0x12345678
85 .word 0x12345678
86#else
wdenk6f213472003-08-29 22:00:43 +000087 ldr pc, _undefined_instruction
88 ldr pc, _software_interrupt
89 ldr pc, _prefetch_abort
90 ldr pc, _data_abort
91 ldr pc, _not_used
92 ldr pc, _irq
93 ldr pc, _fiq
94
95_undefined_instruction:
96 .word undefined_instruction
97_software_interrupt:
98 .word software_interrupt
99_prefetch_abort:
100 .word prefetch_abort
101_data_abort:
102 .word data_abort
103_not_used:
104 .word not_used
105_irq:
106 .word irq
107_fiq:
108 .word fiq
109
Aneesh V401bb302011-07-13 05:11:07 +0000110#endif /* CONFIG_SPL_BUILD */
wdenk6f213472003-08-29 22:00:43 +0000111 .balignl 16,0xdeadbeef
112
113
114/*
115 *************************************************************************
116 *
117 * Startup Code (reset vector)
118 *
119 * do important init only if we don't start from memory!
120 * setup Memory and board specific bits prior to relocation.
121 * relocate armboot to ram
122 * setup stack
123 *
124 *************************************************************************
125 */
126
Heiko Schocherab86f722010-09-17 13:10:42 +0200127.globl _TEXT_BASE
wdenk6f213472003-08-29 22:00:43 +0000128_TEXT_BASE:
Heiko Schocher435199f2011-11-01 20:00:29 +0000129#ifdef CONFIG_NAND_SPL /* deprecated, use instead CONFIG_SPL_BUILD */
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200130 .word CONFIG_SYS_TEXT_BASE
Heiko Schocher435199f2011-11-01 20:00:29 +0000131#else
132#ifdef CONFIG_SPL_BUILD
133 .word CONFIG_SPL_TEXT_BASE
134#else
135 .word CONFIG_SYS_TEXT_BASE
136#endif
137#endif
wdenk6f213472003-08-29 22:00:43 +0000138
wdenk6f213472003-08-29 22:00:43 +0000139/*
wdenkf6e20fc2004-02-08 19:38:38 +0000140 * These are defined in the board-specific linker script.
Albert Aribaud92d5ecb2010-10-11 13:13:28 +0200141 * Subtracting _start from them lets the linker put their
142 * relative position in the executable instead of leaving
143 * them null.
wdenk6f213472003-08-29 22:00:43 +0000144 */
Albert Aribaud92d5ecb2010-10-11 13:13:28 +0200145.globl _bss_start_ofs
146_bss_start_ofs:
147 .word __bss_start - _start
wdenkf6e20fc2004-02-08 19:38:38 +0000148
Albert Aribaud92d5ecb2010-10-11 13:13:28 +0200149.globl _bss_end_ofs
150_bss_end_ofs:
Po-Yu Chuang44c6e652011-03-01 22:59:59 +0000151 .word __bss_end__ - _start
wdenk6f213472003-08-29 22:00:43 +0000152
Po-Yu Chuangf326cbb2011-03-01 23:02:04 +0000153.globl _end_ofs
154_end_ofs:
155 .word _end - _start
156
Heiko Schocher6a6e1672011-07-16 00:06:43 +0000157#ifdef CONFIG_NAND_U_BOOT
158.globl _end
159_end:
160 .word __bss_end__
161#endif
162
wdenk6f213472003-08-29 22:00:43 +0000163#ifdef CONFIG_USE_IRQ
164/* IRQ stack memory (calculated at run-time) */
165.globl IRQ_STACK_START
166IRQ_STACK_START:
167 .word 0x0badc0de
168
169/* IRQ stack memory (calculated at run-time) */
170.globl FIQ_STACK_START
171FIQ_STACK_START:
172 .word 0x0badc0de
173#endif
174
Heiko Schocherab86f722010-09-17 13:10:42 +0200175/* IRQ stack memory (calculated at run-time) + 8 bytes */
176.globl IRQ_STACK_START_IN
177IRQ_STACK_START_IN:
178 .word 0x0badc0de
wdenk6f213472003-08-29 22:00:43 +0000179
Heiko Schocherab86f722010-09-17 13:10:42 +0200180/*
181 * the actual reset code
182 */
183
184reset:
185 /*
186 * set the cpu to SVC32 mode
187 */
188 mrs r0,cpsr
189 bic r0,r0,#0x1f
190 orr r0,r0,#0xd3
191 msr cpsr,r0
192
193 /*
194 * we do sys-critical inits only at reboot,
195 * not when booting from ram!
196 */
Christian Riesch27b66622012-02-02 00:44:37 +0000197#ifndef CONFIG_SKIP_LOWLEVEL_INIT
Heiko Schocherab86f722010-09-17 13:10:42 +0200198 bl cpu_init_crit
Christian Riesch27b66622012-02-02 00:44:37 +0000199#endif
Heiko Schocherab86f722010-09-17 13:10:42 +0200200
201/* Set stackpointer in internal RAM to call board_init_f */
202call_board_init_f:
Heiko Schocher435199f2011-11-01 20:00:29 +0000203#ifdef CONFIG_NAND_SPL /* deprecated, use instead CONFIG_SPL_BUILD */
Heiko Schocherab86f722010-09-17 13:10:42 +0200204 ldr sp, =(CONFIG_SYS_INIT_SP_ADDR)
Heiko Schocher435199f2011-11-01 20:00:29 +0000205#else
206#ifdef CONFIG_SPL_BUILD
207 ldr sp, =(CONFIG_SPL_STACK)
208#else
209 ldr sp, =(CONFIG_SYS_INIT_SP_ADDR)
210#endif
211#endif
Heiko Schocher296cae72010-11-12 07:53:55 +0100212 bic sp, sp, #7 /* 8-byte alignment for ABI compliance */
Heiko Schocherab86f722010-09-17 13:10:42 +0200213 ldr r0,=0x00000000
214 bl board_init_f
215
216/*------------------------------------------------------------------------------*/
217
Tom Rini3f7f2412012-08-14 12:27:13 -0700218#if !defined(CONFIG_SPL_BUILD) || defined(CONFIG_NAND_SPL)
Heiko Schocherab86f722010-09-17 13:10:42 +0200219/*
220 * void relocate_code (addr_sp, gd, addr_moni)
221 *
222 * This "function" does not return, instead it continues in RAM
223 * after relocating the monitor code.
224 *
225 */
226 .globl relocate_code
227relocate_code:
228 mov r4, r0 /* save addr_sp */
229 mov r5, r1 /* save addr of gd */
230 mov r6, r2 /* save addr of destination */
Heiko Schocherab86f722010-09-17 13:10:42 +0200231
232 /* Set up the stack */
233stack_setup:
234 mov sp, r4
235
236 adr r0, _start
Heiko Schocher435199f2011-11-01 20:00:29 +0000237 sub r9, r6, r0 /* r9 <- relocation offset */
Andreas Bießmanna1a47d32010-12-01 00:58:34 +0100238 cmp r0, r6
Zhong Hongbo76abfa52012-09-01 20:49:52 +0000239 moveq r9, #0 /* no relocation. relocation offset(r9) = 0 */
Andreas Bießmanna1a47d32010-12-01 00:58:34 +0100240 beq clear_bss /* skip relocation */
Andreas Bießmanna78fb682010-12-01 00:58:33 +0100241 mov r1, r6 /* r1 <- scratch for copy loop */
Albert Aribaud92d5ecb2010-10-11 13:13:28 +0200242 ldr r3, _bss_start_ofs
243 add r2, r0, r3 /* r2 <- source end address */
Heiko Schocherab86f722010-09-17 13:10:42 +0200244
Heiko Schocherab86f722010-09-17 13:10:42 +0200245copy_loop:
246 ldmia r0!, {r9-r10} /* copy from source address [r0] */
Andreas Bießmanna78fb682010-12-01 00:58:33 +0100247 stmia r1!, {r9-r10} /* copy to target address [r1] */
Albert Aribaudda90d4c2010-10-05 16:06:39 +0200248 cmp r0, r2 /* until source end address [r2] */
249 blo copy_loop
Heiko Schocherab86f722010-09-17 13:10:42 +0200250
Aneesh V401bb302011-07-13 05:11:07 +0000251#ifndef CONFIG_SPL_BUILD
Albert Aribaud92d5ecb2010-10-11 13:13:28 +0200252 /*
253 * fix .rel.dyn relocations
254 */
255 ldr r0, _TEXT_BASE /* r0 <- Text base */
Andreas Bießmanna78fb682010-12-01 00:58:33 +0100256 sub r9, r6, r0 /* r9 <- relocation offset */
Albert Aribaud92d5ecb2010-10-11 13:13:28 +0200257 ldr r10, _dynsym_start_ofs /* r10 <- sym table ofs */
258 add r10, r10, r0 /* r10 <- sym table in FLASH */
259 ldr r2, _rel_dyn_start_ofs /* r2 <- rel dyn start ofs */
260 add r2, r2, r0 /* r2 <- rel dyn start in FLASH */
261 ldr r3, _rel_dyn_end_ofs /* r3 <- rel dyn end ofs */
262 add r3, r3, r0 /* r3 <- rel dyn end in FLASH */
Heiko Schocherab86f722010-09-17 13:10:42 +0200263fixloop:
Gray Remlin8c0c2b92010-10-24 16:18:31 +0100264 ldr r0, [r2] /* r0 <- location to fix up, IN FLASH! */
265 add r0, r0, r9 /* r0 <- location to fix up in RAM */
Albert Aribaud92d5ecb2010-10-11 13:13:28 +0200266 ldr r1, [r2, #4]
Andreas Bießmann1f52d892010-12-01 00:58:35 +0100267 and r7, r1, #0xff
268 cmp r7, #23 /* relative fixup? */
Albert Aribaud92d5ecb2010-10-11 13:13:28 +0200269 beq fixrel
Andreas Bießmann1f52d892010-12-01 00:58:35 +0100270 cmp r7, #2 /* absolute fixup? */
Albert Aribaud92d5ecb2010-10-11 13:13:28 +0200271 beq fixabs
272 /* ignore unknown type of fixup */
273 b fixnext
274fixabs:
275 /* absolute fix: set location to (offset) symbol value */
276 mov r1, r1, LSR #4 /* r1 <- symbol index in .dynsym */
277 add r1, r10, r1 /* r1 <- address of symbol in table */
278 ldr r1, [r1, #4] /* r1 <- symbol value */
Wolfgang Denk36009452010-12-09 11:26:24 +0100279 add r1, r1, r9 /* r1 <- relocated sym addr */
Albert Aribaud92d5ecb2010-10-11 13:13:28 +0200280 b fixnext
281fixrel:
282 /* relative fix: increase location by offset */
283 ldr r1, [r0]
284 add r1, r1, r9
285fixnext:
286 str r1, [r0]
Gray Remlin8c0c2b92010-10-24 16:18:31 +0100287 add r2, r2, #8 /* each rel.dyn entry is 8 bytes */
Heiko Schocherab86f722010-09-17 13:10:42 +0200288 cmp r2, r3
Albert Aribaud92d5ecb2010-10-11 13:13:28 +0200289 blo fixloop
Heiko Schocherab86f722010-09-17 13:10:42 +0200290#endif
Heiko Schocherab86f722010-09-17 13:10:42 +0200291
292clear_bss:
Heiko Schocher435199f2011-11-01 20:00:29 +0000293#ifdef CONFIG_SPL_BUILD
294 /* No relocation for SPL */
295 ldr r0, =__bss_start
296 ldr r1, =__bss_end__
297#else
Albert Aribaud92d5ecb2010-10-11 13:13:28 +0200298 ldr r0, _bss_start_ofs
299 ldr r1, _bss_end_ofs
Andreas Bießmanna78fb682010-12-01 00:58:33 +0100300 mov r4, r6 /* reloc addr */
Heiko Schocherab86f722010-09-17 13:10:42 +0200301 add r0, r0, r4
Heiko Schocherab86f722010-09-17 13:10:42 +0200302 add r1, r1, r4
Heiko Schocher435199f2011-11-01 20:00:29 +0000303#endif
Heiko Schocherab86f722010-09-17 13:10:42 +0200304 mov r2, #0x00000000 /* clear */
305
Christian Riesch8f1da532011-11-30 22:27:37 +0000306clbss_l:cmp r0, r1 /* clear loop... */
307 bhs clbss_e /* if reached end of bss, exit */
308 str r2, [r0]
Heiko Schocherab86f722010-09-17 13:10:42 +0200309 add r0, r0, #4
Christian Riesch8f1da532011-11-30 22:27:37 +0000310 b clbss_l
311clbss_e:
Heiko Schocherab86f722010-09-17 13:10:42 +0200312
Heiko Schocher435199f2011-11-01 20:00:29 +0000313#ifndef CONFIG_SPL_BUILD
Heiko Schocherab86f722010-09-17 13:10:42 +0200314 bl coloured_LED_init
Jason Kridner2d3be7c2011-09-04 14:40:16 -0400315 bl red_led_on
Heiko Schocherab86f722010-09-17 13:10:42 +0200316#endif
317
318/*
319 * We are done. Do not return, instead branch to second part of board
320 * initialization, now running from RAM.
321 */
322#ifdef CONFIG_NAND_SPL
Albert Aribaud92d5ecb2010-10-11 13:13:28 +0200323 ldr r0, _nand_boot_ofs
Heiko Schocher97105042010-10-11 14:08:14 +0200324 mov pc, r0
Heiko Schocherab86f722010-09-17 13:10:42 +0200325
Heiko Schocher97105042010-10-11 14:08:14 +0200326_nand_boot_ofs:
327 .word nand_boot
Heiko Schocherab86f722010-09-17 13:10:42 +0200328#else
Albert Aribaud92d5ecb2010-10-11 13:13:28 +0200329 ldr r0, _board_init_r_ofs
Alexander Stein6087f1a2011-02-03 10:52:29 +0000330 ldr r1, _TEXT_BASE
Darius Augulis123fb7d2010-10-25 13:45:35 +0300331 add lr, r0, r1
Darius Augulis123fb7d2010-10-25 13:45:35 +0300332 add lr, lr, r9
Heiko Schocherab86f722010-09-17 13:10:42 +0200333 /* setup parameters for board_init_r */
334 mov r0, r5 /* gd_t */
Andreas Bießmanna78fb682010-12-01 00:58:33 +0100335 mov r1, r6 /* dest_addr */
Heiko Schocherab86f722010-09-17 13:10:42 +0200336 /* jump to it ... */
Heiko Schocherab86f722010-09-17 13:10:42 +0200337 mov pc, lr
338
Albert Aribaud92d5ecb2010-10-11 13:13:28 +0200339_board_init_r_ofs:
340 .word board_init_r - _start
Heiko Schocherab86f722010-09-17 13:10:42 +0200341#endif
342
Albert Aribaud92d5ecb2010-10-11 13:13:28 +0200343_rel_dyn_start_ofs:
344 .word __rel_dyn_start - _start
345_rel_dyn_end_ofs:
346 .word __rel_dyn_end - _start
347_dynsym_start_ofs:
348 .word __dynsym_start - _start
Tom Rini3f7f2412012-08-14 12:27:13 -0700349#endif
Albert Aribaud92d5ecb2010-10-11 13:13:28 +0200350
wdenk6f213472003-08-29 22:00:43 +0000351/*
352 *************************************************************************
353 *
354 * CPU_init_critical registers
355 *
356 * setup important registers
357 * setup memory timing
358 *
359 *************************************************************************
360 */
Christian Riesch27b66622012-02-02 00:44:37 +0000361#ifndef CONFIG_SKIP_LOWLEVEL_INIT
wdenk6f213472003-08-29 22:00:43 +0000362cpu_init_crit:
363 /*
Sughosh Ganuda104e02012-02-02 00:44:38 +0000364 * flush D cache before disabling it
wdenk6f213472003-08-29 22:00:43 +0000365 */
366 mov r0, #0
Sughosh Ganuda104e02012-02-02 00:44:38 +0000367flush_dcache:
368 mrc p15, 0, r15, c7, c10, 3
369 bne flush_dcache
370
371 mcr p15, 0, r0, c8, c7, 0 /* invalidate TLB */
372 mcr p15, 0, r0, c7, c5, 0 /* invalidate I Cache */
wdenk6f213472003-08-29 22:00:43 +0000373
374 /*
Christian Rieschd735a992012-02-02 00:44:40 +0000375 * disable MMU and D cache
376 * enable I cache if CONFIG_SYS_ICACHE_OFF is not defined
wdenk6f213472003-08-29 22:00:43 +0000377 */
378 mrc p15, 0, r0, c1, c0, 0
Christian Rieschb67d8812012-02-02 00:44:39 +0000379 bic r0, r0, #0x00000300 /* clear bits 9:8 (---- --RS) */
wdenk6f213472003-08-29 22:00:43 +0000380 bic r0, r0, #0x00000087 /* clear bits 7, 2:0 (B--- -CAM) */
Christian Rieschb67d8812012-02-02 00:44:39 +0000381#ifdef CONFIG_SYS_EXCEPTION_VECTORS_HIGH
382 orr r0, r0, #0x00002000 /* set bit 13 (--V- ----) */
383#else
384 bic r0, r0, #0x00002000 /* clear bit 13 (--V- ----) */
385#endif
wdenk6f213472003-08-29 22:00:43 +0000386 orr r0, r0, #0x00000002 /* set bit 2 (A) Align */
Christian Rieschd735a992012-02-02 00:44:40 +0000387#ifndef CONFIG_SYS_ICACHE_OFF
wdenk6f213472003-08-29 22:00:43 +0000388 orr r0, r0, #0x00001000 /* set bit 12 (I) I-Cache */
Christian Rieschd735a992012-02-02 00:44:40 +0000389#endif
wdenk6f213472003-08-29 22:00:43 +0000390 mcr p15, 0, r0, c1, c0, 0
391
392 /*
393 * Go setup Memory and board specific bits prior to relocation.
394 */
395 mov ip, lr /* perserve link reg across call */
Wolfgang Denk87cb6862005-10-06 17:08:18 +0200396 bl lowlevel_init /* go setup pll,mux,memory */
wdenk6f213472003-08-29 22:00:43 +0000397 mov lr, ip /* restore link */
Heiko Schocherca4b5582011-11-09 20:06:23 +0000398 mov pc, lr /* back to my caller */
Christian Riesch27b66622012-02-02 00:44:37 +0000399#endif /* CONFIG_SKIP_LOWLEVEL_INIT */
Stelian Popa6cdd212008-01-19 21:09:35 +0000400
Aneesh V401bb302011-07-13 05:11:07 +0000401#ifndef CONFIG_SPL_BUILD
wdenk6f213472003-08-29 22:00:43 +0000402/*
403 *************************************************************************
404 *
405 * Interrupt handling
406 *
407 *************************************************************************
408 */
409
410@
411@ IRQ stack frame.
412@
413#define S_FRAME_SIZE 72
414
415#define S_OLD_R0 68
416#define S_PSR 64
417#define S_PC 60
418#define S_LR 56
419#define S_SP 52
420
421#define S_IP 48
422#define S_FP 44
423#define S_R10 40
424#define S_R9 36
425#define S_R8 32
426#define S_R7 28
427#define S_R6 24
428#define S_R5 20
429#define S_R4 16
430#define S_R3 12
431#define S_R2 8
432#define S_R1 4
433#define S_R0 0
434
435#define MODE_SVC 0x13
436#define I_BIT 0x80
437
438/*
439 * use bad_save_user_regs for abort/prefetch/undef/swi ...
440 * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
441 */
442
443 .macro bad_save_user_regs
444 @ carve out a frame on current user stack
445 sub sp, sp, #S_FRAME_SIZE
446 stmia sp, {r0 - r12} @ Save user registers (now in svc mode) r0-r12
Heiko Schocherab86f722010-09-17 13:10:42 +0200447 ldr r2, IRQ_STACK_START_IN
wdenk6f213472003-08-29 22:00:43 +0000448 @ get values for "aborted" pc and cpsr (into parm regs)
449 ldmia r2, {r2 - r3}
450 add r0, sp, #S_FRAME_SIZE @ grab pointer to old stack
451 add r5, sp, #S_SP
452 mov r1, lr
453 stmia r5, {r0 - r3} @ save sp_SVC, lr_SVC, pc, cpsr
454 mov r0, sp @ save current stack into r0 (param register)
455 .endm
456
457 .macro irq_save_user_regs
458 sub sp, sp, #S_FRAME_SIZE
459 stmia sp, {r0 - r12} @ Calling r0-r12
460 @ !!!! R8 NEEDS to be saved !!!! a reserved stack spot would be good.
461 add r8, sp, #S_PC
462 stmdb r8, {sp, lr}^ @ Calling SP, LR
463 str lr, [r8, #0] @ Save calling PC
464 mrs r6, spsr
465 str r6, [r8, #4] @ Save CPSR
466 str r0, [r8, #8] @ Save OLD_R0
467 mov r0, sp
468 .endm
469
470 .macro irq_restore_user_regs
471 ldmia sp, {r0 - lr}^ @ Calling r0 - lr
472 mov r0, r0
473 ldr lr, [sp, #S_PC] @ Get PC
474 add sp, sp, #S_FRAME_SIZE
475 subs pc, lr, #4 @ return & move spsr_svc into cpsr
476 .endm
477
478 .macro get_bad_stack
Heiko Schocherab86f722010-09-17 13:10:42 +0200479 ldr r13, IRQ_STACK_START_IN @ setup our mode stack
wdenk6f213472003-08-29 22:00:43 +0000480
481 str lr, [r13] @ save caller lr in position 0 of saved stack
482 mrs lr, spsr @ get the spsr
483 str lr, [r13, #4] @ save spsr in position 1 of saved stack
484 mov r13, #MODE_SVC @ prepare SVC-Mode
485 @ msr spsr_c, r13
486 msr spsr, r13 @ switch modes, make sure moves will execute
487 mov lr, pc @ capture return pc
488 movs pc, lr @ jump to next instruction & switch modes.
489 .endm
490
491 .macro get_irq_stack @ setup IRQ stack
492 ldr sp, IRQ_STACK_START
493 .endm
494
495 .macro get_fiq_stack @ setup FIQ stack
496 ldr sp, FIQ_STACK_START
497 .endm
Aneesh V401bb302011-07-13 05:11:07 +0000498#endif /* CONFIG_SPL_BUILD */
wdenk6f213472003-08-29 22:00:43 +0000499
500/*
501 * exception handlers
502 */
Aneesh V401bb302011-07-13 05:11:07 +0000503#ifdef CONFIG_SPL_BUILD
John Rigbyef22b502010-01-25 23:12:52 -0700504 .align 5
505do_hang:
506 ldr sp, _TEXT_BASE /* switch to abort stack */
5071:
508 bl 1b /* hang and never return */
Aneesh V401bb302011-07-13 05:11:07 +0000509#else /* !CONFIG_SPL_BUILD */
wdenk6f213472003-08-29 22:00:43 +0000510 .align 5
511undefined_instruction:
512 get_bad_stack
513 bad_save_user_regs
514 bl do_undefined_instruction
515
516 .align 5
517software_interrupt:
518 get_bad_stack
519 bad_save_user_regs
520 bl do_software_interrupt
521
522 .align 5
523prefetch_abort:
524 get_bad_stack
525 bad_save_user_regs
526 bl do_prefetch_abort
527
528 .align 5
529data_abort:
530 get_bad_stack
531 bad_save_user_regs
532 bl do_data_abort
533
534 .align 5
535not_used:
536 get_bad_stack
537 bad_save_user_regs
538 bl do_not_used
539
540#ifdef CONFIG_USE_IRQ
541
542 .align 5
543irq:
544 get_irq_stack
545 irq_save_user_regs
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200546 bl do_irq
wdenk6f213472003-08-29 22:00:43 +0000547 irq_restore_user_regs
548
549 .align 5
550fiq:
551 get_fiq_stack
552 /* someone ought to write a more effiction fiq_save_user_regs */
553 irq_save_user_regs
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200554 bl do_fiq
wdenk6f213472003-08-29 22:00:43 +0000555 irq_restore_user_regs
556
557#else
558
559 .align 5
560irq:
561 get_bad_stack
562 bad_save_user_regs
563 bl do_irq
564
565 .align 5
566fiq:
567 get_bad_stack
568 bad_save_user_regs
569 bl do_fiq
570
571#endif
Aneesh V401bb302011-07-13 05:11:07 +0000572#endif /* CONFIG_SPL_BUILD */