blob: ca457b85d21ac082887a249df3d9bfc64f50a9d6 [file] [log] [blame]
Sergey Kubushync74b2102007-08-10 20:26:18 +02001/*
2 * Ethernet driver for TI TMS320DM644x (DaVinci) chips.
3 *
4 * Copyright (C) 2007 Sergey Kubushyn <ksi@koi8.net>
5 *
6 * Parts shamelessly stolen from TI's dm644x_emac.c. Original copyright
7 * follows:
8 *
9 * ----------------------------------------------------------------------------
10 *
11 * dm644x_emac.c
12 *
13 * TI DaVinci (DM644X) EMAC peripheral driver source for DV-EVM
14 *
15 * Copyright (C) 2005 Texas Instruments.
16 *
17 * ----------------------------------------------------------------------------
18 *
Wolfgang Denk1a459662013-07-08 09:37:19 +020019 * SPDX-License-Identifier: GPL-2.0+
Sergey Kubushync74b2102007-08-10 20:26:18 +020020 *
Sergey Kubushync74b2102007-08-10 20:26:18 +020021 * Modifications:
22 * ver. 1.0: Sep 2005, Anant Gole - Created EMAC version for uBoot.
23 * ver 1.1: Nov 2005, Anant Gole - Extended the RX logic for multiple descriptors
Sergey Kubushync74b2102007-08-10 20:26:18 +020024 */
25#include <common.h>
26#include <command.h>
27#include <net.h>
28#include <miiphy.h>
Ben Warren84535872009-05-26 00:34:07 -070029#include <malloc.h>
Jeroen Hofsteeee3fad82014-10-08 22:57:56 +020030#include <netdev.h>
Ilya Yanok2aa87202011-11-28 06:37:33 +000031#include <linux/compiler.h>
Sergey Kubushync74b2102007-08-10 20:26:18 +020032#include <asm/arch/emac_defs.h>
Nick Thompsond7e35432009-12-18 13:33:07 +000033#include <asm/io.h>
Ilya Yanok7c587d32011-11-28 06:37:29 +000034#include "davinci_emac.h"
Sergey Kubushync74b2102007-08-10 20:26:18 +020035
Sergey Kubushync74b2102007-08-10 20:26:18 +020036unsigned int emac_dbg = 0;
37#define debug_emac(fmt,args...) if (emac_dbg) printf(fmt,##args)
38
Ilya Yanok82b77212011-11-28 06:37:30 +000039#ifdef EMAC_HW_RAM_ADDR
40static inline unsigned long BD_TO_HW(unsigned long x)
41{
42 if (x == 0)
43 return 0;
44
45 return x - EMAC_WRAPPER_RAM_ADDR + EMAC_HW_RAM_ADDR;
46}
47
48static inline unsigned long HW_TO_BD(unsigned long x)
49{
50 if (x == 0)
51 return 0;
52
53 return x - EMAC_HW_RAM_ADDR + EMAC_WRAPPER_RAM_ADDR;
54}
55#else
56#define BD_TO_HW(x) (x)
57#define HW_TO_BD(x) (x)
58#endif
59
Nick Thompsond7e35432009-12-18 13:33:07 +000060#ifdef DAVINCI_EMAC_GIG_ENABLE
Manjunath Hadlifb1d6332011-10-13 03:40:55 +000061#define emac_gigabit_enable(phy_addr) davinci_eth_gigabit_enable(phy_addr)
Nick Thompsond7e35432009-12-18 13:33:07 +000062#else
Manjunath Hadlifb1d6332011-10-13 03:40:55 +000063#define emac_gigabit_enable(phy_addr) /* no gigabit to enable */
Nick Thompsond7e35432009-12-18 13:33:07 +000064#endif
65
Heiko Schocher882ecfa2011-11-01 20:00:27 +000066#if !defined(CONFIG_SYS_EMAC_TI_CLKDIV)
67#define CONFIG_SYS_EMAC_TI_CLKDIV ((EMAC_MDIO_BUS_FREQ / \
68 EMAC_MDIO_CLOCK_FREQ) - 1)
69#endif
70
Sandeep Paulrajfcaac582008-08-31 00:39:46 +020071static void davinci_eth_mdio_enable(void);
Sergey Kubushync74b2102007-08-10 20:26:18 +020072
73static int gen_init_phy(int phy_addr);
74static int gen_is_phy_connected(int phy_addr);
75static int gen_get_link_speed(int phy_addr);
76static int gen_auto_negotiate(int phy_addr);
77
Sergey Kubushync74b2102007-08-10 20:26:18 +020078void eth_mdio_enable(void)
79{
Sandeep Paulrajfcaac582008-08-31 00:39:46 +020080 davinci_eth_mdio_enable();
Sergey Kubushync74b2102007-08-10 20:26:18 +020081}
Sergey Kubushync74b2102007-08-10 20:26:18 +020082
Sergey Kubushync74b2102007-08-10 20:26:18 +020083/* EMAC Addresses */
84static volatile emac_regs *adap_emac = (emac_regs *)EMAC_BASE_ADDR;
85static volatile ewrap_regs *adap_ewrap = (ewrap_regs *)EMAC_WRAPPER_BASE_ADDR;
86static volatile mdio_regs *adap_mdio = (mdio_regs *)EMAC_MDIO_BASE_ADDR;
87
88/* EMAC descriptors */
89static volatile emac_desc *emac_rx_desc = (emac_desc *)(EMAC_WRAPPER_RAM_ADDR + EMAC_RX_DESC_BASE);
90static volatile emac_desc *emac_tx_desc = (emac_desc *)(EMAC_WRAPPER_RAM_ADDR + EMAC_TX_DESC_BASE);
91static volatile emac_desc *emac_rx_active_head = 0;
92static volatile emac_desc *emac_rx_active_tail = 0;
93static int emac_rx_queue_active = 0;
94
95/* Receive packet buffers */
Ilya Yanok2aa87202011-11-28 06:37:33 +000096static unsigned char emac_rx_buffers[EMAC_MAX_RX_BUFFERS * EMAC_RXBUF_SIZE]
97 __aligned(ARCH_DMA_MINALIGN);
Sergey Kubushync74b2102007-08-10 20:26:18 +020098
Heiko Schocherdc02bad2011-11-15 10:00:04 -050099#ifndef CONFIG_SYS_DAVINCI_EMAC_PHY_COUNT
100#define CONFIG_SYS_DAVINCI_EMAC_PHY_COUNT 3
101#endif
Sergey Kubushync74b2102007-08-10 20:26:18 +0200102
Manjunath Hadli062fe7d2011-10-13 03:40:54 +0000103/* PHY address for a discovered PHY (0xff - not found) */
Heiko Schocherdc02bad2011-11-15 10:00:04 -0500104static u_int8_t active_phy_addr[CONFIG_SYS_DAVINCI_EMAC_PHY_COUNT];
Manjunath Hadli062fe7d2011-10-13 03:40:54 +0000105
106/* number of PHY found active */
107static u_int8_t num_phy;
108
Heiko Schocherdc02bad2011-11-15 10:00:04 -0500109phy_t phy[CONFIG_SYS_DAVINCI_EMAC_PHY_COUNT];
Sergey Kubushync74b2102007-08-10 20:26:18 +0200110
Ilya Yanok2aa87202011-11-28 06:37:33 +0000111static inline void davinci_flush_rx_descs(void)
112{
113 /* flush the whole RX descs area */
114 flush_dcache_range(EMAC_WRAPPER_RAM_ADDR + EMAC_RX_DESC_BASE,
115 EMAC_WRAPPER_RAM_ADDR + EMAC_TX_DESC_BASE);
116}
117
118static inline void davinci_invalidate_rx_descs(void)
119{
120 /* invalidate the whole RX descs area */
121 invalidate_dcache_range(EMAC_WRAPPER_RAM_ADDR + EMAC_RX_DESC_BASE,
122 EMAC_WRAPPER_RAM_ADDR + EMAC_TX_DESC_BASE);
123}
124
125static inline void davinci_flush_desc(emac_desc *desc)
126{
127 flush_dcache_range((unsigned long)desc,
128 (unsigned long)desc + sizeof(*desc));
129}
130
Ben Gardiner7b37a272010-09-23 09:58:43 -0400131static int davinci_eth_set_mac_addr(struct eth_device *dev)
132{
133 unsigned long mac_hi;
134 unsigned long mac_lo;
135
136 /*
137 * Set MAC Addresses & Init multicast Hash to 0 (disable any multicast
138 * receive)
139 * Using channel 0 only - other channels are disabled
140 * */
141 writel(0, &adap_emac->MACINDEX);
142 mac_hi = (dev->enetaddr[3] << 24) |
143 (dev->enetaddr[2] << 16) |
144 (dev->enetaddr[1] << 8) |
145 (dev->enetaddr[0]);
146 mac_lo = (dev->enetaddr[5] << 8) |
147 (dev->enetaddr[4]);
148
149 writel(mac_hi, &adap_emac->MACADDRHI);
150#if defined(DAVINCI_EMAC_VERSION2)
151 writel(mac_lo | EMAC_MAC_ADDR_IS_VALID | EMAC_MAC_ADDR_MATCH,
152 &adap_emac->MACADDRLO);
153#else
154 writel(mac_lo, &adap_emac->MACADDRLO);
155#endif
156
157 writel(0, &adap_emac->MACHASH1);
158 writel(0, &adap_emac->MACHASH2);
159
160 /* Set source MAC address - REQUIRED */
161 writel(mac_hi, &adap_emac->MACSRCADDRHI);
162 writel(mac_lo, &adap_emac->MACSRCADDRLO);
163
164
165 return 0;
166}
167
Sandeep Paulrajfcaac582008-08-31 00:39:46 +0200168static void davinci_eth_mdio_enable(void)
Sergey Kubushync74b2102007-08-10 20:26:18 +0200169{
170 u_int32_t clkdiv;
171
Heiko Schocher882ecfa2011-11-01 20:00:27 +0000172 clkdiv = CONFIG_SYS_EMAC_TI_CLKDIV;
Sergey Kubushync74b2102007-08-10 20:26:18 +0200173
Nick Thompsond7e35432009-12-18 13:33:07 +0000174 writel((clkdiv & 0xff) |
175 MDIO_CONTROL_ENABLE |
176 MDIO_CONTROL_FAULT |
177 MDIO_CONTROL_FAULT_ENABLE,
178 &adap_mdio->CONTROL);
Sergey Kubushync74b2102007-08-10 20:26:18 +0200179
Nick Thompsond7e35432009-12-18 13:33:07 +0000180 while (readl(&adap_mdio->CONTROL) & MDIO_CONTROL_IDLE)
181 ;
Sergey Kubushync74b2102007-08-10 20:26:18 +0200182}
183
184/*
185 * Tries to find an active connected PHY. Returns 1 if address if found.
186 * If no active PHY (or more than one PHY) found returns 0.
187 * Sets active_phy_addr variable.
188 */
Sandeep Paulrajfcaac582008-08-31 00:39:46 +0200189static int davinci_eth_phy_detect(void)
Sergey Kubushync74b2102007-08-10 20:26:18 +0200190{
191 u_int32_t phy_act_state;
192 int i;
Manjunath Hadli062fe7d2011-10-13 03:40:54 +0000193 int j;
194 unsigned int count = 0;
Sergey Kubushync74b2102007-08-10 20:26:18 +0200195
Heiko Schocherdc02bad2011-11-15 10:00:04 -0500196 for (i = 0; i < CONFIG_SYS_DAVINCI_EMAC_PHY_COUNT; i++)
197 active_phy_addr[i] = 0xff;
Sergey Kubushync74b2102007-08-10 20:26:18 +0200198
Manjunath Hadli062fe7d2011-10-13 03:40:54 +0000199 udelay(1000);
200 phy_act_state = readl(&adap_mdio->ALIVE);
201
Nick Thompsond7e35432009-12-18 13:33:07 +0000202 if (phy_act_state == 0)
Manjunath Hadli062fe7d2011-10-13 03:40:54 +0000203 return 0; /* No active PHYs */
Sergey Kubushync74b2102007-08-10 20:26:18 +0200204
Sandeep Paulrajfcaac582008-08-31 00:39:46 +0200205 debug_emac("davinci_eth_phy_detect(), ALIVE = 0x%08x\n", phy_act_state);
Sergey Kubushync74b2102007-08-10 20:26:18 +0200206
Manjunath Hadli062fe7d2011-10-13 03:40:54 +0000207 for (i = 0, j = 0; i < 32; i++)
Sergey Kubushync74b2102007-08-10 20:26:18 +0200208 if (phy_act_state & (1 << i)) {
Manjunath Hadli062fe7d2011-10-13 03:40:54 +0000209 count++;
Prabhakar Ladb6090092011-11-17 02:53:23 +0000210 if (count <= CONFIG_SYS_DAVINCI_EMAC_PHY_COUNT) {
Heiko Schocherdc02bad2011-11-15 10:00:04 -0500211 active_phy_addr[j++] = i;
212 } else {
213 printf("%s: to many PHYs detected.\n",
214 __func__);
215 count = 0;
216 break;
217 }
Sergey Kubushync74b2102007-08-10 20:26:18 +0200218 }
Sergey Kubushync74b2102007-08-10 20:26:18 +0200219
Manjunath Hadli062fe7d2011-10-13 03:40:54 +0000220 num_phy = count;
221
222 return count;
Sergey Kubushync74b2102007-08-10 20:26:18 +0200223}
224
225
226/* Read a PHY register via MDIO inteface. Returns 1 on success, 0 otherwise */
Sandeep Paulrajfcaac582008-08-31 00:39:46 +0200227int davinci_eth_phy_read(u_int8_t phy_addr, u_int8_t reg_num, u_int16_t *data)
Sergey Kubushync74b2102007-08-10 20:26:18 +0200228{
229 int tmp;
230
Nick Thompsond7e35432009-12-18 13:33:07 +0000231 while (readl(&adap_mdio->USERACCESS0) & MDIO_USERACCESS0_GO)
232 ;
Sergey Kubushync74b2102007-08-10 20:26:18 +0200233
Nick Thompsond7e35432009-12-18 13:33:07 +0000234 writel(MDIO_USERACCESS0_GO |
235 MDIO_USERACCESS0_WRITE_READ |
236 ((reg_num & 0x1f) << 21) |
237 ((phy_addr & 0x1f) << 16),
238 &adap_mdio->USERACCESS0);
Sergey Kubushync74b2102007-08-10 20:26:18 +0200239
240 /* Wait for command to complete */
Nick Thompsond7e35432009-12-18 13:33:07 +0000241 while ((tmp = readl(&adap_mdio->USERACCESS0)) & MDIO_USERACCESS0_GO)
242 ;
Sergey Kubushync74b2102007-08-10 20:26:18 +0200243
244 if (tmp & MDIO_USERACCESS0_ACK) {
245 *data = tmp & 0xffff;
Joe Hershberger875e0bc2016-08-08 11:28:40 -0500246 return 0;
Sergey Kubushync74b2102007-08-10 20:26:18 +0200247 }
248
Joe Hershberger875e0bc2016-08-08 11:28:40 -0500249 return -EIO;
Sergey Kubushync74b2102007-08-10 20:26:18 +0200250}
251
252/* Write to a PHY register via MDIO inteface. Blocks until operation is complete. */
Sandeep Paulrajfcaac582008-08-31 00:39:46 +0200253int davinci_eth_phy_write(u_int8_t phy_addr, u_int8_t reg_num, u_int16_t data)
Sergey Kubushync74b2102007-08-10 20:26:18 +0200254{
255
Nick Thompsond7e35432009-12-18 13:33:07 +0000256 while (readl(&adap_mdio->USERACCESS0) & MDIO_USERACCESS0_GO)
257 ;
Sergey Kubushync74b2102007-08-10 20:26:18 +0200258
Nick Thompsond7e35432009-12-18 13:33:07 +0000259 writel(MDIO_USERACCESS0_GO |
260 MDIO_USERACCESS0_WRITE_WRITE |
261 ((reg_num & 0x1f) << 21) |
262 ((phy_addr & 0x1f) << 16) |
263 (data & 0xffff),
264 &adap_mdio->USERACCESS0);
Sergey Kubushync74b2102007-08-10 20:26:18 +0200265
266 /* Wait for command to complete */
Nick Thompsond7e35432009-12-18 13:33:07 +0000267 while (readl(&adap_mdio->USERACCESS0) & MDIO_USERACCESS0_GO)
268 ;
Sergey Kubushync74b2102007-08-10 20:26:18 +0200269
Joe Hershberger875e0bc2016-08-08 11:28:40 -0500270 return 0;
Sergey Kubushync74b2102007-08-10 20:26:18 +0200271}
272
273/* PHY functions for a generic PHY */
274static int gen_init_phy(int phy_addr)
275{
276 int ret = 1;
277
278 if (gen_get_link_speed(phy_addr)) {
279 /* Try another time */
280 ret = gen_get_link_speed(phy_addr);
281 }
282
283 return(ret);
284}
285
286static int gen_is_phy_connected(int phy_addr)
287{
288 u_int16_t dummy;
289
Manjunath Hadli062fe7d2011-10-13 03:40:54 +0000290 return davinci_eth_phy_read(phy_addr, MII_PHYSID1, &dummy);
291}
292
293static int get_active_phy(void)
294{
295 int i;
296
297 for (i = 0; i < num_phy; i++)
298 if (phy[i].get_link_speed(active_phy_addr[i]))
299 return i;
300
301 return -1; /* Return error if no link */
Sergey Kubushync74b2102007-08-10 20:26:18 +0200302}
303
304static int gen_get_link_speed(int phy_addr)
305{
306 u_int16_t tmp;
307
Sudhakar Rajashekharad2607402010-11-18 09:59:37 -0500308 if (davinci_eth_phy_read(phy_addr, MII_STATUS_REG, &tmp) &&
309 (tmp & 0x04)) {
310#if defined(CONFIG_DRIVER_TI_EMAC_USE_RMII) && \
311 defined(CONFIG_MACH_DAVINCI_DA850_EVM)
Ben Gardiner7d2fade2011-01-11 14:48:17 -0500312 davinci_eth_phy_read(phy_addr, MII_LPA, &tmp);
Sudhakar Rajashekharad2607402010-11-18 09:59:37 -0500313
314 /* Speed doesn't matter, there is no setting for it in EMAC. */
Ben Gardiner7d2fade2011-01-11 14:48:17 -0500315 if (tmp & (LPA_100FULL | LPA_10FULL)) {
Sudhakar Rajashekharad2607402010-11-18 09:59:37 -0500316 /* set EMAC for Full Duplex */
317 writel(EMAC_MACCONTROL_MIIEN_ENABLE |
318 EMAC_MACCONTROL_FULLDUPLEX_ENABLE,
319 &adap_emac->MACCONTROL);
320 } else {
321 /*set EMAC for Half Duplex */
322 writel(EMAC_MACCONTROL_MIIEN_ENABLE,
323 &adap_emac->MACCONTROL);
324 }
325
Ben Gardiner7d2fade2011-01-11 14:48:17 -0500326 if (tmp & (LPA_100FULL | LPA_100HALF))
Sudhakar Rajashekharad2607402010-11-18 09:59:37 -0500327 writel(readl(&adap_emac->MACCONTROL) |
328 EMAC_MACCONTROL_RMIISPEED_100,
329 &adap_emac->MACCONTROL);
330 else
331 writel(readl(&adap_emac->MACCONTROL) &
332 ~EMAC_MACCONTROL_RMIISPEED_100,
333 &adap_emac->MACCONTROL);
334#endif
Sergey Kubushync74b2102007-08-10 20:26:18 +0200335 return(1);
Sudhakar Rajashekharad2607402010-11-18 09:59:37 -0500336 }
Sergey Kubushync74b2102007-08-10 20:26:18 +0200337
338 return(0);
339}
340
341static int gen_auto_negotiate(int phy_addr)
342{
343 u_int16_t tmp;
Manjunath Hadlicc4bd472011-10-13 03:40:53 +0000344 u_int16_t val;
345 unsigned long cntr = 0;
346
347 if (!davinci_eth_phy_read(phy_addr, MII_BMCR, &tmp))
348 return 0;
349
350 val = tmp | BMCR_FULLDPLX | BMCR_ANENABLE |
351 BMCR_SPEED100;
352 davinci_eth_phy_write(phy_addr, MII_BMCR, val);
353
354 if (!davinci_eth_phy_read(phy_addr, MII_ADVERTISE, &val))
355 return 0;
356
357 val |= (ADVERTISE_100FULL | ADVERTISE_100HALF | ADVERTISE_10FULL |
358 ADVERTISE_10HALF);
359 davinci_eth_phy_write(phy_addr, MII_ADVERTISE, val);
Sergey Kubushync74b2102007-08-10 20:26:18 +0200360
Mike Frysinger8ef583a2010-12-23 15:40:12 -0500361 if (!davinci_eth_phy_read(phy_addr, MII_BMCR, &tmp))
Sergey Kubushync74b2102007-08-10 20:26:18 +0200362 return(0);
363
364 /* Restart Auto_negotiation */
Manjunath Hadlicc4bd472011-10-13 03:40:53 +0000365 tmp |= BMCR_ANRESTART;
Mike Frysinger8ef583a2010-12-23 15:40:12 -0500366 davinci_eth_phy_write(phy_addr, MII_BMCR, tmp);
Sergey Kubushync74b2102007-08-10 20:26:18 +0200367
368 /*check AutoNegotiate complete */
Manjunath Hadlicc4bd472011-10-13 03:40:53 +0000369 do {
370 udelay(40000);
371 if (!davinci_eth_phy_read(phy_addr, MII_BMSR, &tmp))
372 return 0;
373
374 if (tmp & BMSR_ANEGCOMPLETE)
375 break;
376
377 cntr++;
378 } while (cntr < 200);
379
Mike Frysinger8ef583a2010-12-23 15:40:12 -0500380 if (!davinci_eth_phy_read(phy_addr, MII_BMSR, &tmp))
Sergey Kubushync74b2102007-08-10 20:26:18 +0200381 return(0);
382
Mike Frysinger8ef583a2010-12-23 15:40:12 -0500383 if (!(tmp & BMSR_ANEGCOMPLETE))
Sergey Kubushync74b2102007-08-10 20:26:18 +0200384 return(0);
385
386 return(gen_get_link_speed(phy_addr));
387}
388/* End of generic PHY functions */
389
390
Wolfgang Denkafaac862007-08-12 14:27:39 +0200391#if defined(CONFIG_MII) || defined(CONFIG_CMD_MII)
Joe Hershberger5a49f172016-08-08 11:28:38 -0500392static int davinci_mii_phy_read(struct mii_dev *bus, int addr, int devad,
393 int reg)
Sergey Kubushync74b2102007-08-10 20:26:18 +0200394{
Joe Hershberger5a49f172016-08-08 11:28:38 -0500395 unsigned short value = 0;
Joe Hershberger875e0bc2016-08-08 11:28:40 -0500396 int retval = davinci_eth_phy_read(addr, reg, &value);
Joe Hershberger5a49f172016-08-08 11:28:38 -0500397 if (retval < 0)
398 return retval;
399 return value;
Sergey Kubushync74b2102007-08-10 20:26:18 +0200400}
401
Joe Hershberger5a49f172016-08-08 11:28:38 -0500402static int davinci_mii_phy_write(struct mii_dev *bus, int addr, int devad,
403 int reg, u16 value)
Sergey Kubushync74b2102007-08-10 20:26:18 +0200404{
Joe Hershberger875e0bc2016-08-08 11:28:40 -0500405 return davinci_eth_phy_write(addr, reg, value);
Sergey Kubushync74b2102007-08-10 20:26:18 +0200406}
Sergey Kubushync74b2102007-08-10 20:26:18 +0200407#endif
408
Manjunath Hadlifb1d6332011-10-13 03:40:55 +0000409static void __attribute__((unused)) davinci_eth_gigabit_enable(int phy_addr)
Nick Thompsond7e35432009-12-18 13:33:07 +0000410{
411 u_int16_t data;
412
Manjunath Hadlifb1d6332011-10-13 03:40:55 +0000413 if (davinci_eth_phy_read(phy_addr, 0, &data)) {
Nick Thompsond7e35432009-12-18 13:33:07 +0000414 if (data & (1 << 6)) { /* speed selection MSB */
415 /*
416 * Check if link detected is giga-bit
417 * If Gigabit mode detected, enable gigbit in MAC
418 */
Sandeep Paulraj4b9b9e72010-12-28 14:37:33 -0500419 writel(readl(&adap_emac->MACCONTROL) |
420 EMAC_MACCONTROL_GIGFORCE |
421 EMAC_MACCONTROL_GIGABIT_ENABLE,
422 &adap_emac->MACCONTROL);
Nick Thompsond7e35432009-12-18 13:33:07 +0000423 }
424 }
425}
Sergey Kubushync74b2102007-08-10 20:26:18 +0200426
427/* Eth device open */
Ben Warren84535872009-05-26 00:34:07 -0700428static int davinci_eth_open(struct eth_device *dev, bd_t *bis)
Sergey Kubushync74b2102007-08-10 20:26:18 +0200429{
430 dv_reg_p addr;
431 u_int32_t clkdiv, cnt;
432 volatile emac_desc *rx_desc;
Manjunath Hadli062fe7d2011-10-13 03:40:54 +0000433 int index;
Sergey Kubushync74b2102007-08-10 20:26:18 +0200434
435 debug_emac("+ emac_open\n");
436
437 /* Reset EMAC module and disable interrupts in wrapper */
Nick Thompsond7e35432009-12-18 13:33:07 +0000438 writel(1, &adap_emac->SOFTRESET);
439 while (readl(&adap_emac->SOFTRESET) != 0)
440 ;
441#if defined(DAVINCI_EMAC_VERSION2)
442 writel(1, &adap_ewrap->softrst);
443 while (readl(&adap_ewrap->softrst) != 0)
444 ;
445#else
446 writel(0, &adap_ewrap->EWCTL);
Sergey Kubushync74b2102007-08-10 20:26:18 +0200447 for (cnt = 0; cnt < 5; cnt++) {
Nick Thompsond7e35432009-12-18 13:33:07 +0000448 clkdiv = readl(&adap_ewrap->EWCTL);
Sergey Kubushync74b2102007-08-10 20:26:18 +0200449 }
Nick Thompsond7e35432009-12-18 13:33:07 +0000450#endif
Sergey Kubushync74b2102007-08-10 20:26:18 +0200451
Sudhakar Rajashekharad2607402010-11-18 09:59:37 -0500452#if defined(CONFIG_DRIVER_TI_EMAC_USE_RMII) && \
453 defined(CONFIG_MACH_DAVINCI_DA850_EVM)
454 adap_ewrap->c0rxen = adap_ewrap->c1rxen = adap_ewrap->c2rxen = 0;
455 adap_ewrap->c0txen = adap_ewrap->c1txen = adap_ewrap->c2txen = 0;
456 adap_ewrap->c0miscen = adap_ewrap->c1miscen = adap_ewrap->c2miscen = 0;
457#endif
Sergey Kubushync74b2102007-08-10 20:26:18 +0200458 rx_desc = emac_rx_desc;
459
Nick Thompsond7e35432009-12-18 13:33:07 +0000460 writel(1, &adap_emac->TXCONTROL);
461 writel(1, &adap_emac->RXCONTROL);
Sergey Kubushync74b2102007-08-10 20:26:18 +0200462
Ben Gardiner7b37a272010-09-23 09:58:43 -0400463 davinci_eth_set_mac_addr(dev);
Sergey Kubushync74b2102007-08-10 20:26:18 +0200464
465 /* Set DMA 8 TX / 8 RX Head pointers to 0 */
466 addr = &adap_emac->TX0HDP;
Vishwas Srivastavaabbf2d92016-01-25 21:28:17 +0530467 for (cnt = 0; cnt < 8; cnt++)
Nick Thompsond7e35432009-12-18 13:33:07 +0000468 writel(0, addr++);
Sergey Kubushync74b2102007-08-10 20:26:18 +0200469
470 addr = &adap_emac->RX0HDP;
Vishwas Srivastavaabbf2d92016-01-25 21:28:17 +0530471 for (cnt = 0; cnt < 8; cnt++)
Nick Thompsond7e35432009-12-18 13:33:07 +0000472 writel(0, addr++);
Sergey Kubushync74b2102007-08-10 20:26:18 +0200473
474 /* Clear Statistics (do this before setting MacControl register) */
475 addr = &adap_emac->RXGOODFRAMES;
476 for(cnt = 0; cnt < EMAC_NUM_STATS; cnt++)
Nick Thompsond7e35432009-12-18 13:33:07 +0000477 writel(0, addr++);
Sergey Kubushync74b2102007-08-10 20:26:18 +0200478
479 /* No multicast addressing */
Nick Thompsond7e35432009-12-18 13:33:07 +0000480 writel(0, &adap_emac->MACHASH1);
481 writel(0, &adap_emac->MACHASH2);
Sergey Kubushync74b2102007-08-10 20:26:18 +0200482
483 /* Create RX queue and set receive process in place */
484 emac_rx_active_head = emac_rx_desc;
485 for (cnt = 0; cnt < EMAC_MAX_RX_BUFFERS; cnt++) {
Ilya Yanok82b77212011-11-28 06:37:30 +0000486 rx_desc->next = BD_TO_HW((u_int32_t)(rx_desc + 1));
Ilya Yanok2aa87202011-11-28 06:37:33 +0000487 rx_desc->buffer = &emac_rx_buffers[cnt * EMAC_RXBUF_SIZE];
Sergey Kubushync74b2102007-08-10 20:26:18 +0200488 rx_desc->buff_off_len = EMAC_MAX_ETHERNET_PKT_SIZE;
489 rx_desc->pkt_flag_len = EMAC_CPPI_OWNERSHIP_BIT;
490 rx_desc++;
491 }
492
Nick Thompsond7e35432009-12-18 13:33:07 +0000493 /* Finalize the rx desc list */
Sergey Kubushync74b2102007-08-10 20:26:18 +0200494 rx_desc--;
495 rx_desc->next = 0;
496 emac_rx_active_tail = rx_desc;
497 emac_rx_queue_active = 1;
498
Ilya Yanok2aa87202011-11-28 06:37:33 +0000499 davinci_flush_rx_descs();
500
Sergey Kubushync74b2102007-08-10 20:26:18 +0200501 /* Enable TX/RX */
Nick Thompsond7e35432009-12-18 13:33:07 +0000502 writel(EMAC_MAX_ETHERNET_PKT_SIZE, &adap_emac->RXMAXLEN);
503 writel(0, &adap_emac->RXBUFFEROFFSET);
Sergey Kubushync74b2102007-08-10 20:26:18 +0200504
Nick Thompsond7e35432009-12-18 13:33:07 +0000505 /*
506 * No fancy configs - Use this for promiscous debug
507 * - EMAC_RXMBPENABLE_RXCAFEN_ENABLE
508 */
509 writel(EMAC_RXMBPENABLE_RXBROADEN, &adap_emac->RXMBPENABLE);
Sergey Kubushync74b2102007-08-10 20:26:18 +0200510
511 /* Enable ch 0 only */
Nick Thompsond7e35432009-12-18 13:33:07 +0000512 writel(1, &adap_emac->RXUNICASTSET);
Sergey Kubushync74b2102007-08-10 20:26:18 +0200513
514 /* Enable MII interface and Full duplex mode */
Ilya Yanok80deda52011-11-28 06:37:34 +0000515#if defined(CONFIG_SOC_DA8XX) || \
516 (defined(CONFIG_OMAP34XX) && defined(CONFIG_DRIVER_TI_EMAC_USE_RMII))
Nick Thompsond7e35432009-12-18 13:33:07 +0000517 writel((EMAC_MACCONTROL_MIIEN_ENABLE |
518 EMAC_MACCONTROL_FULLDUPLEX_ENABLE |
519 EMAC_MACCONTROL_RMIISPEED_100),
520 &adap_emac->MACCONTROL);
521#else
522 writel((EMAC_MACCONTROL_MIIEN_ENABLE |
523 EMAC_MACCONTROL_FULLDUPLEX_ENABLE),
524 &adap_emac->MACCONTROL);
525#endif
Sergey Kubushync74b2102007-08-10 20:26:18 +0200526
527 /* Init MDIO & get link state */
Heiko Schocher882ecfa2011-11-01 20:00:27 +0000528 clkdiv = CONFIG_SYS_EMAC_TI_CLKDIV;
Nick Thompsond7e35432009-12-18 13:33:07 +0000529 writel((clkdiv & 0xff) | MDIO_CONTROL_ENABLE | MDIO_CONTROL_FAULT,
530 &adap_mdio->CONTROL);
531
532 /* We need to wait for MDIO to start */
533 udelay(1000);
Sergey Kubushync74b2102007-08-10 20:26:18 +0200534
Manjunath Hadli062fe7d2011-10-13 03:40:54 +0000535 index = get_active_phy();
536 if (index == -1)
Sergey Kubushync74b2102007-08-10 20:26:18 +0200537 return(0);
538
Manjunath Hadlifb1d6332011-10-13 03:40:55 +0000539 emac_gigabit_enable(active_phy_addr[index]);
Nick Thompsond7e35432009-12-18 13:33:07 +0000540
Sergey Kubushync74b2102007-08-10 20:26:18 +0200541 /* Start receive process */
Ilya Yanok82b77212011-11-28 06:37:30 +0000542 writel(BD_TO_HW((u_int32_t)emac_rx_desc), &adap_emac->RX0HDP);
Sergey Kubushync74b2102007-08-10 20:26:18 +0200543
544 debug_emac("- emac_open\n");
545
546 return(1);
547}
548
549/* EMAC Channel Teardown */
Sandeep Paulrajfcaac582008-08-31 00:39:46 +0200550static void davinci_eth_ch_teardown(int ch)
Sergey Kubushync74b2102007-08-10 20:26:18 +0200551{
552 dv_reg dly = 0xff;
553 dv_reg cnt;
554
555 debug_emac("+ emac_ch_teardown\n");
556
557 if (ch == EMAC_CH_TX) {
558 /* Init TX channel teardown */
Nagabhushana Netagunteba511f72011-09-03 22:20:33 -0400559 writel(0, &adap_emac->TXTEARDOWN);
Nick Thompsond7e35432009-12-18 13:33:07 +0000560 do {
561 /*
562 * Wait here for Tx teardown completion interrupt to
563 * occur. Note: A task delay can be called here to pend
564 * rather than occupying CPU cycles - anyway it has
565 * been found that teardown takes very few cpu cycles
566 * and does not affect functionality
567 */
568 dly--;
569 udelay(1);
570 if (dly == 0)
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200571 break;
Nick Thompsond7e35432009-12-18 13:33:07 +0000572 cnt = readl(&adap_emac->TX0CP);
573 } while (cnt != 0xfffffffc);
574 writel(cnt, &adap_emac->TX0CP);
575 writel(0, &adap_emac->TX0HDP);
Sergey Kubushync74b2102007-08-10 20:26:18 +0200576 } else {
577 /* Init RX channel teardown */
Nagabhushana Netagunteba511f72011-09-03 22:20:33 -0400578 writel(0, &adap_emac->RXTEARDOWN);
Nick Thompsond7e35432009-12-18 13:33:07 +0000579 do {
580 /*
581 * Wait here for Rx teardown completion interrupt to
582 * occur. Note: A task delay can be called here to pend
583 * rather than occupying CPU cycles - anyway it has
584 * been found that teardown takes very few cpu cycles
585 * and does not affect functionality
586 */
587 dly--;
588 udelay(1);
589 if (dly == 0)
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200590 break;
Nick Thompsond7e35432009-12-18 13:33:07 +0000591 cnt = readl(&adap_emac->RX0CP);
592 } while (cnt != 0xfffffffc);
593 writel(cnt, &adap_emac->RX0CP);
594 writel(0, &adap_emac->RX0HDP);
Sergey Kubushync74b2102007-08-10 20:26:18 +0200595 }
596
597 debug_emac("- emac_ch_teardown\n");
598}
599
600/* Eth device close */
Ben Warren84535872009-05-26 00:34:07 -0700601static void davinci_eth_close(struct eth_device *dev)
Sergey Kubushync74b2102007-08-10 20:26:18 +0200602{
603 debug_emac("+ emac_close\n");
604
Sandeep Paulrajfcaac582008-08-31 00:39:46 +0200605 davinci_eth_ch_teardown(EMAC_CH_TX); /* TX Channel teardown */
Jeroen Hofstee0b830192015-06-07 17:30:38 +0200606 if (readl(&adap_emac->RXCONTROL) & 1)
607 davinci_eth_ch_teardown(EMAC_CH_RX); /* RX Channel teardown */
Sergey Kubushync74b2102007-08-10 20:26:18 +0200608
609 /* Reset EMAC module and disable interrupts in wrapper */
Nick Thompsond7e35432009-12-18 13:33:07 +0000610 writel(1, &adap_emac->SOFTRESET);
611#if defined(DAVINCI_EMAC_VERSION2)
612 writel(1, &adap_ewrap->softrst);
613#else
614 writel(0, &adap_ewrap->EWCTL);
615#endif
Sergey Kubushync74b2102007-08-10 20:26:18 +0200616
Sudhakar Rajashekharad2607402010-11-18 09:59:37 -0500617#if defined(CONFIG_DRIVER_TI_EMAC_USE_RMII) && \
618 defined(CONFIG_MACH_DAVINCI_DA850_EVM)
619 adap_ewrap->c0rxen = adap_ewrap->c1rxen = adap_ewrap->c2rxen = 0;
620 adap_ewrap->c0txen = adap_ewrap->c1txen = adap_ewrap->c2txen = 0;
621 adap_ewrap->c0miscen = adap_ewrap->c1miscen = adap_ewrap->c2miscen = 0;
622#endif
Sergey Kubushync74b2102007-08-10 20:26:18 +0200623 debug_emac("- emac_close\n");
Sergey Kubushync74b2102007-08-10 20:26:18 +0200624}
625
626static int tx_send_loop = 0;
627
628/*
629 * This function sends a single packet on the network and returns
630 * positive number (number of bytes transmitted) or negative for error
631 */
Ben Warren84535872009-05-26 00:34:07 -0700632static int davinci_eth_send_packet (struct eth_device *dev,
Joe Hershbergerbbcdefb2012-05-21 05:54:01 +0000633 void *packet, int length)
Sergey Kubushync74b2102007-08-10 20:26:18 +0200634{
635 int ret_status = -1;
Manjunath Hadli062fe7d2011-10-13 03:40:54 +0000636 int index;
Sergey Kubushync74b2102007-08-10 20:26:18 +0200637 tx_send_loop = 0;
638
Manjunath Hadli062fe7d2011-10-13 03:40:54 +0000639 index = get_active_phy();
640 if (index == -1) {
641 printf(" WARN: emac_send_packet: No link\n");
Sergey Kubushync74b2102007-08-10 20:26:18 +0200642 return (ret_status);
643 }
644
Manjunath Hadlifb1d6332011-10-13 03:40:55 +0000645 emac_gigabit_enable(active_phy_addr[index]);
Nick Thompsond7e35432009-12-18 13:33:07 +0000646
Sergey Kubushync74b2102007-08-10 20:26:18 +0200647 /* Check packet size and if < EMAC_MIN_ETHERNET_PKT_SIZE, pad it up */
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200648 if (length < EMAC_MIN_ETHERNET_PKT_SIZE) {
Sergey Kubushync74b2102007-08-10 20:26:18 +0200649 length = EMAC_MIN_ETHERNET_PKT_SIZE;
650 }
651
652 /* Populate the TX descriptor */
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200653 emac_tx_desc->next = 0;
654 emac_tx_desc->buffer = (u_int8_t *) packet;
Sergey Kubushync74b2102007-08-10 20:26:18 +0200655 emac_tx_desc->buff_off_len = (length & 0xffff);
656 emac_tx_desc->pkt_flag_len = ((length & 0xffff) |
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200657 EMAC_CPPI_SOP_BIT |
658 EMAC_CPPI_OWNERSHIP_BIT |
659 EMAC_CPPI_EOP_BIT);
Ilya Yanok2aa87202011-11-28 06:37:33 +0000660
661 flush_dcache_range((unsigned long)packet,
662 (unsigned long)packet + length);
663 davinci_flush_desc(emac_tx_desc);
664
Sergey Kubushync74b2102007-08-10 20:26:18 +0200665 /* Send the packet */
Ilya Yanok82b77212011-11-28 06:37:30 +0000666 writel(BD_TO_HW((unsigned long)emac_tx_desc), &adap_emac->TX0HDP);
Sergey Kubushync74b2102007-08-10 20:26:18 +0200667
668 /* Wait for packet to complete or link down */
669 while (1) {
Manjunath Hadli062fe7d2011-10-13 03:40:54 +0000670 if (!phy[index].get_link_speed(active_phy_addr[index])) {
Sandeep Paulrajfcaac582008-08-31 00:39:46 +0200671 davinci_eth_ch_teardown (EMAC_CH_TX);
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200672 return (ret_status);
Sergey Kubushync74b2102007-08-10 20:26:18 +0200673 }
Nick Thompsond7e35432009-12-18 13:33:07 +0000674
Manjunath Hadlifb1d6332011-10-13 03:40:55 +0000675 emac_gigabit_enable(active_phy_addr[index]);
Nick Thompsond7e35432009-12-18 13:33:07 +0000676
677 if (readl(&adap_emac->TXINTSTATRAW) & 0x01) {
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200678 ret_status = length;
679 break;
680 }
681 tx_send_loop++;
Sergey Kubushync74b2102007-08-10 20:26:18 +0200682 }
683
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200684 return (ret_status);
Sergey Kubushync74b2102007-08-10 20:26:18 +0200685}
686
687/*
688 * This function handles receipt of a packet from the network
689 */
Ben Warren84535872009-05-26 00:34:07 -0700690static int davinci_eth_rcv_packet (struct eth_device *dev)
Sergey Kubushync74b2102007-08-10 20:26:18 +0200691{
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200692 volatile emac_desc *rx_curr_desc;
693 volatile emac_desc *curr_desc;
694 volatile emac_desc *tail_desc;
695 int status, ret = -1;
Sergey Kubushync74b2102007-08-10 20:26:18 +0200696
Ilya Yanok2aa87202011-11-28 06:37:33 +0000697 davinci_invalidate_rx_descs();
698
Sergey Kubushync74b2102007-08-10 20:26:18 +0200699 rx_curr_desc = emac_rx_active_head;
Vishwas Srivastava23001842016-01-26 12:46:42 +0530700 if (!rx_curr_desc)
701 return 0;
Sergey Kubushync74b2102007-08-10 20:26:18 +0200702 status = rx_curr_desc->pkt_flag_len;
Vishwas Srivastava23001842016-01-26 12:46:42 +0530703 if ((status & EMAC_CPPI_OWNERSHIP_BIT) == 0) {
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200704 if (status & EMAC_CPPI_RX_ERROR_FRAME) {
705 /* Error in packet - discard it and requeue desc */
706 printf ("WARN: emac_rcv_pkt: Error in packet\n");
Sergey Kubushync74b2102007-08-10 20:26:18 +0200707 } else {
Ilya Yanok2aa87202011-11-28 06:37:33 +0000708 unsigned long tmp = (unsigned long)rx_curr_desc->buffer;
709
710 invalidate_dcache_range(tmp, tmp + EMAC_RXBUF_SIZE);
Joe Hershberger1fd92db2015-04-08 01:41:06 -0500711 net_process_received_packet(
712 rx_curr_desc->buffer,
713 rx_curr_desc->buff_off_len & 0xffff);
Sergey Kubushync74b2102007-08-10 20:26:18 +0200714 ret = rx_curr_desc->buff_off_len & 0xffff;
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200715 }
Sergey Kubushync74b2102007-08-10 20:26:18 +0200716
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200717 /* Ack received packet descriptor */
Ilya Yanok82b77212011-11-28 06:37:30 +0000718 writel(BD_TO_HW((ulong)rx_curr_desc), &adap_emac->RX0CP);
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200719 curr_desc = rx_curr_desc;
720 emac_rx_active_head =
Ilya Yanok82b77212011-11-28 06:37:30 +0000721 (volatile emac_desc *) (HW_TO_BD(rx_curr_desc->next));
Sergey Kubushync74b2102007-08-10 20:26:18 +0200722
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200723 if (status & EMAC_CPPI_EOQ_BIT) {
724 if (emac_rx_active_head) {
Ilya Yanok82b77212011-11-28 06:37:30 +0000725 writel(BD_TO_HW((ulong)emac_rx_active_head),
Nick Thompsond7e35432009-12-18 13:33:07 +0000726 &adap_emac->RX0HDP);
Sergey Kubushync74b2102007-08-10 20:26:18 +0200727 } else {
728 emac_rx_queue_active = 0;
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200729 printf ("INFO:emac_rcv_packet: RX Queue not active\n");
Sergey Kubushync74b2102007-08-10 20:26:18 +0200730 }
731 }
732
733 /* Recycle RX descriptor */
734 rx_curr_desc->buff_off_len = EMAC_MAX_ETHERNET_PKT_SIZE;
735 rx_curr_desc->pkt_flag_len = EMAC_CPPI_OWNERSHIP_BIT;
736 rx_curr_desc->next = 0;
Ilya Yanok2aa87202011-11-28 06:37:33 +0000737 davinci_flush_desc(rx_curr_desc);
Sergey Kubushync74b2102007-08-10 20:26:18 +0200738
739 if (emac_rx_active_head == 0) {
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200740 printf ("INFO: emac_rcv_pkt: active queue head = 0\n");
Sergey Kubushync74b2102007-08-10 20:26:18 +0200741 emac_rx_active_head = curr_desc;
742 emac_rx_active_tail = curr_desc;
743 if (emac_rx_queue_active != 0) {
Ilya Yanok82b77212011-11-28 06:37:30 +0000744 writel(BD_TO_HW((ulong)emac_rx_active_head),
Nick Thompsond7e35432009-12-18 13:33:07 +0000745 &adap_emac->RX0HDP);
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200746 printf ("INFO: emac_rcv_pkt: active queue head = 0, HDP fired\n");
Sergey Kubushync74b2102007-08-10 20:26:18 +0200747 emac_rx_queue_active = 1;
748 }
749 } else {
750 tail_desc = emac_rx_active_tail;
751 emac_rx_active_tail = curr_desc;
Ilya Yanok82b77212011-11-28 06:37:30 +0000752 tail_desc->next = BD_TO_HW((ulong) curr_desc);
Sergey Kubushync74b2102007-08-10 20:26:18 +0200753 status = tail_desc->pkt_flag_len;
754 if (status & EMAC_CPPI_EOQ_BIT) {
Ilya Yanok2aa87202011-11-28 06:37:33 +0000755 davinci_flush_desc(tail_desc);
Ilya Yanok82b77212011-11-28 06:37:30 +0000756 writel(BD_TO_HW((ulong)curr_desc),
Nick Thompsond7e35432009-12-18 13:33:07 +0000757 &adap_emac->RX0HDP);
Sergey Kubushync74b2102007-08-10 20:26:18 +0200758 status &= ~EMAC_CPPI_EOQ_BIT;
759 tail_desc->pkt_flag_len = status;
760 }
Ilya Yanok2aa87202011-11-28 06:37:33 +0000761 davinci_flush_desc(tail_desc);
Sergey Kubushync74b2102007-08-10 20:26:18 +0200762 }
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200763 return (ret);
Sergey Kubushync74b2102007-08-10 20:26:18 +0200764 }
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200765 return (0);
Sergey Kubushync74b2102007-08-10 20:26:18 +0200766}
767
Ben Warren8cc13c12009-04-27 23:19:10 -0700768/*
769 * This function initializes the emac hardware. It does NOT initialize
770 * EMAC modules power or pin multiplexors, that is done by board_init()
771 * much earlier in bootup process. Returns 1 on success, 0 otherwise.
772 */
Ben Warren84535872009-05-26 00:34:07 -0700773int davinci_emac_initialize(void)
Ben Warren8cc13c12009-04-27 23:19:10 -0700774{
775 u_int32_t phy_id;
776 u_int16_t tmp;
777 int i;
Manjunath Hadli062fe7d2011-10-13 03:40:54 +0000778 int ret;
Ben Warren84535872009-05-26 00:34:07 -0700779 struct eth_device *dev;
780
781 dev = malloc(sizeof *dev);
782
783 if (dev == NULL)
784 return -1;
785
786 memset(dev, 0, sizeof *dev);
Ben Whitten192bc692015-12-30 13:05:58 +0000787 strcpy(dev->name, "DaVinci-EMAC");
Ben Warren84535872009-05-26 00:34:07 -0700788
789 dev->iobase = 0;
790 dev->init = davinci_eth_open;
791 dev->halt = davinci_eth_close;
792 dev->send = davinci_eth_send_packet;
793 dev->recv = davinci_eth_rcv_packet;
Ben Gardiner7b37a272010-09-23 09:58:43 -0400794 dev->write_hwaddr = davinci_eth_set_mac_addr;
Ben Warren84535872009-05-26 00:34:07 -0700795
796 eth_register(dev);
Sergey Kubushync74b2102007-08-10 20:26:18 +0200797
Ben Warren8cc13c12009-04-27 23:19:10 -0700798 davinci_eth_mdio_enable();
799
Heiko Schocher19fdf9a2011-09-14 19:37:42 +0000800 /* let the EMAC detect the PHYs */
801 udelay(5000);
802
Ben Warren8cc13c12009-04-27 23:19:10 -0700803 for (i = 0; i < 256; i++) {
Nick Thompsond7e35432009-12-18 13:33:07 +0000804 if (readl(&adap_mdio->ALIVE))
Ben Warren8cc13c12009-04-27 23:19:10 -0700805 break;
Manjunath Hadli062fe7d2011-10-13 03:40:54 +0000806 udelay(1000);
Ben Warren8cc13c12009-04-27 23:19:10 -0700807 }
808
809 if (i >= 256) {
810 printf("No ETH PHY detected!!!\n");
811 return(0);
812 }
813
Manjunath Hadli062fe7d2011-10-13 03:40:54 +0000814 /* Find if PHY(s) is/are connected */
815 ret = davinci_eth_phy_detect();
816 if (!ret)
Ben Warren8cc13c12009-04-27 23:19:10 -0700817 return(0);
Manjunath Hadli062fe7d2011-10-13 03:40:54 +0000818 else
Heiko Schocherdc02bad2011-11-15 10:00:04 -0500819 debug_emac(" %d ETH PHY detected\n", ret);
Ben Warren8cc13c12009-04-27 23:19:10 -0700820
821 /* Get PHY ID and initialize phy_ops for a detected PHY */
Manjunath Hadli062fe7d2011-10-13 03:40:54 +0000822 for (i = 0; i < num_phy; i++) {
823 if (!davinci_eth_phy_read(active_phy_addr[i], MII_PHYSID1,
824 &tmp)) {
825 active_phy_addr[i] = 0xff;
826 continue;
827 }
Ben Warren8cc13c12009-04-27 23:19:10 -0700828
Manjunath Hadli062fe7d2011-10-13 03:40:54 +0000829 phy_id = (tmp << 16) & 0xffff0000;
Ben Warren8cc13c12009-04-27 23:19:10 -0700830
Manjunath Hadli062fe7d2011-10-13 03:40:54 +0000831 if (!davinci_eth_phy_read(active_phy_addr[i], MII_PHYSID2,
832 &tmp)) {
833 active_phy_addr[i] = 0xff;
834 continue;
835 }
Ben Warren8cc13c12009-04-27 23:19:10 -0700836
Manjunath Hadli062fe7d2011-10-13 03:40:54 +0000837 phy_id |= tmp & 0x0000ffff;
Ben Warren8cc13c12009-04-27 23:19:10 -0700838
Manjunath Hadli062fe7d2011-10-13 03:40:54 +0000839 switch (phy_id) {
Ilya Yanok918588c2011-11-28 06:37:31 +0000840#ifdef PHY_KSZ8873
Manjunath Hadli062fe7d2011-10-13 03:40:54 +0000841 case PHY_KSZ8873:
842 sprintf(phy[i].name, "KSZ8873 @ 0x%02x",
843 active_phy_addr[i]);
844 phy[i].init = ksz8873_init_phy;
845 phy[i].is_phy_connected = ksz8873_is_phy_connected;
846 phy[i].get_link_speed = ksz8873_get_link_speed;
847 phy[i].auto_negotiate = ksz8873_auto_negotiate;
848 break;
Ilya Yanok918588c2011-11-28 06:37:31 +0000849#endif
850#ifdef PHY_LXT972
Ben Warren8cc13c12009-04-27 23:19:10 -0700851 case PHY_LXT972:
Manjunath Hadli062fe7d2011-10-13 03:40:54 +0000852 sprintf(phy[i].name, "LXT972 @ 0x%02x",
853 active_phy_addr[i]);
854 phy[i].init = lxt972_init_phy;
855 phy[i].is_phy_connected = lxt972_is_phy_connected;
856 phy[i].get_link_speed = lxt972_get_link_speed;
857 phy[i].auto_negotiate = lxt972_auto_negotiate;
Ben Warren8cc13c12009-04-27 23:19:10 -0700858 break;
Ilya Yanok918588c2011-11-28 06:37:31 +0000859#endif
860#ifdef PHY_DP83848
Ben Warren8cc13c12009-04-27 23:19:10 -0700861 case PHY_DP83848:
Manjunath Hadli062fe7d2011-10-13 03:40:54 +0000862 sprintf(phy[i].name, "DP83848 @ 0x%02x",
863 active_phy_addr[i]);
864 phy[i].init = dp83848_init_phy;
865 phy[i].is_phy_connected = dp83848_is_phy_connected;
866 phy[i].get_link_speed = dp83848_get_link_speed;
867 phy[i].auto_negotiate = dp83848_auto_negotiate;
Ben Warren8cc13c12009-04-27 23:19:10 -0700868 break;
Ilya Yanok918588c2011-11-28 06:37:31 +0000869#endif
870#ifdef PHY_ET1011C
Sandeep Paulraj840f8922010-12-28 15:43:16 -0500871 case PHY_ET1011C:
Manjunath Hadli062fe7d2011-10-13 03:40:54 +0000872 sprintf(phy[i].name, "ET1011C @ 0x%02x",
873 active_phy_addr[i]);
874 phy[i].init = gen_init_phy;
875 phy[i].is_phy_connected = gen_is_phy_connected;
876 phy[i].get_link_speed = et1011c_get_link_speed;
877 phy[i].auto_negotiate = gen_auto_negotiate;
Sandeep Paulraj840f8922010-12-28 15:43:16 -0500878 break;
Ilya Yanok918588c2011-11-28 06:37:31 +0000879#endif
Ben Warren8cc13c12009-04-27 23:19:10 -0700880 default:
Manjunath Hadli062fe7d2011-10-13 03:40:54 +0000881 sprintf(phy[i].name, "GENERIC @ 0x%02x",
882 active_phy_addr[i]);
883 phy[i].init = gen_init_phy;
884 phy[i].is_phy_connected = gen_is_phy_connected;
885 phy[i].get_link_speed = gen_get_link_speed;
886 phy[i].auto_negotiate = gen_auto_negotiate;
887 }
888
Ilya Yanoke0297a52011-11-01 13:15:55 +0000889 debug("Ethernet PHY: %s\n", phy[i].name);
Manjunath Hadli062fe7d2011-10-13 03:40:54 +0000890
Joe Hershberger5a49f172016-08-08 11:28:38 -0500891 int retval;
892 struct mii_dev *mdiodev = mdio_alloc();
893 if (!mdiodev)
894 return -ENOMEM;
895 strncpy(mdiodev->name, phy[i].name, MDIO_NAME_LEN);
896 mdiodev->read = davinci_mii_phy_read;
897 mdiodev->write = davinci_mii_phy_write;
898
899 retval = mdio_register(mdiodev);
900 if (retval < 0)
901 return retval;
Ben Warren8cc13c12009-04-27 23:19:10 -0700902 }
Rajashekhara, Sudhakarb78375a2012-06-07 00:27:44 +0000903
904#if defined(CONFIG_DRIVER_TI_EMAC_USE_RMII) && \
Bastian Ruppertde575502012-09-13 22:29:03 +0000905 defined(CONFIG_MACH_DAVINCI_DA850_EVM) && \
906 !defined(CONFIG_DRIVER_TI_EMAC_RMII_NO_NEGOTIATE)
Rajashekhara, Sudhakarb78375a2012-06-07 00:27:44 +0000907 for (i = 0; i < num_phy; i++) {
908 if (phy[i].is_phy_connected(i))
909 phy[i].auto_negotiate(i);
910 }
911#endif
Ben Warren8cc13c12009-04-27 23:19:10 -0700912 return(1);
913}