blob: 5c537ced94fb4b6b7194f31636caf54d92768a2e [file] [log] [blame]
stroesea20b27a2004-12-16 18:05:42 +00001/*
2 * (C) Copyright 2004
3 * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
4 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +02005 * SPDX-License-Identifier: GPL-2.0+
stroesea20b27a2004-12-16 18:05:42 +00006 */
7
8/*
9 * board/config.h - configuration options, board specific
10 */
11
12#ifndef __CONFIG_H
13#define __CONFIG_H
14
15/*
16 * High Level Configuration Options
17 * (easy to change)
18 */
19
20#define CONFIG_405EP 1 /* This is a PPC405 CPU */
21#define CONFIG_4xx 1 /* ...member of PPC4xx family */
22#define CONFIG_G2000 1 /* ...on a PLU405 board */
23
Wolfgang Denk2ae18242010-10-06 09:05:45 +020024#define CONFIG_SYS_TEXT_BASE 0xFFFC0000
25
stroesea20b27a2004-12-16 18:05:42 +000026#define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
27#define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */
28
29#define CONFIG_SYS_CLK_FREQ 33333333 /* external frequency to pll */
30
31#if 0 /* test-only */
32#define CONFIG_BAUDRATE 115200
33#else
34#define CONFIG_BAUDRATE 9600
35#endif
36
37#define CONFIG_PREBOOT
38
39#undef CONFIG_BOOTARGS
40
41#define CONFIG_EXTRA_ENV_SETTINGS \
42 "nfsargs=setenv bootargs root=/dev/nfs rw " \
Wolfgang Denkfe126d82005-11-20 21:40:11 +010043 "nfsroot=${serverip}:${rootpath}\0" \
stroesea20b27a2004-12-16 18:05:42 +000044 "ramargs=setenv bootargs root=/dev/ram rw\0" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +010045 "addip=setenv bootargs ${bootargs} " \
46 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
47 ":${hostname}:${netdev}:off\0" \
48 "addmisc=setenv bootargs ${bootargs} " \
49 "console=ttyS0,${baudrate} " \
stroesea20b27a2004-12-16 18:05:42 +000050 "panic=1\0" \
51 "flash_nfs=run nfsargs addip addmisc;" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +010052 "bootm ${kernel_addr}\0" \
stroesea20b27a2004-12-16 18:05:42 +000053 "flash_self=run ramargs addip addmisc;" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +010054 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
55 "net_nfs=tftp 200000 ${bootfile};" \
stroesea20b27a2004-12-16 18:05:42 +000056 "run nfsargs addip addmisc;bootm\0" \
57 "rootpath=/opt/eldk/ppc_4xx\0" \
58 "bootfile=/tftpboot/g2000/pImage\0" \
59 "kernel_addr=ff800000\0" \
60 "ramdisk_addr=ff900000\0" \
61 "pciconfighost=yes\0" \
62 ""
63#define CONFIG_BOOTCOMMAND "run net_nfs"
64
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020065#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
stroesea20b27a2004-12-16 18:05:42 +000066
stroesea20b27a2004-12-16 18:05:42 +000067
Ben Warren96e21f82008-10-27 23:50:15 -070068#define CONFIG_PPC4xx_EMAC
stroesea20b27a2004-12-16 18:05:42 +000069#define CONFIG_MII 1 /* MII PHY management */
70#define CONFIG_PHY_ADDR 0 /* PHY address */
71#define CONFIG_PHY1_ADDR 1 /* PHY address */
72
73#if 0 /* test-only */
74#define CONFIG_PHY_CLK_FREQ EMAC_STACR_CLK_66MHZ /* 66 MHz OPB clock*/
75#endif
76
stroesea20b27a2004-12-16 18:05:42 +000077
Jon Loeliger60a08762007-07-07 21:04:26 -050078/*
Jon Loeliger11799432007-07-10 09:02:57 -050079 * BOOTP options
80 */
81#define CONFIG_BOOTP_BOOTFILESIZE
82#define CONFIG_BOOTP_BOOTPATH
83#define CONFIG_BOOTP_GATEWAY
84#define CONFIG_BOOTP_HOSTNAME
85
86
87/*
Jon Loeliger60a08762007-07-07 21:04:26 -050088 * Command line configuration.
89 */
90#include <config_cmd_default.h>
91
92#define CONFIG_CMD_DHCP
93#define CONFIG_CMD_PCI
94#define CONFIG_CMD_IRQ
95#define CONFIG_CMD_ELF
96#define CONFIG_CMD_DATE
97#define CONFIG_CMD_I2C
98#define CONFIG_CMD_MII
99#define CONFIG_CMD_PING
100#define CONFIG_CMD_BSP
101#define CONFIG_CMD_EEPROM
102
stroesea20b27a2004-12-16 18:05:42 +0000103
104#undef CONFIG_WATCHDOG /* watchdog disabled */
105
106#if 0 /* test-only */
107#define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
108#endif
109
110/*
111 * Miscellaneous configurable options
112 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200113#define CONFIG_SYS_LONGHELP /* undef to save memory */
stroesea20b27a2004-12-16 18:05:42 +0000114
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200115#undef CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
stroesea20b27a2004-12-16 18:05:42 +0000116
Jon Loeliger60a08762007-07-07 21:04:26 -0500117#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200118#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
stroesea20b27a2004-12-16 18:05:42 +0000119#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200120#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
stroesea20b27a2004-12-16 18:05:42 +0000121#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200122#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
123#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
124#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
stroesea20b27a2004-12-16 18:05:42 +0000125
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200126#define CONFIG_SYS_DEVICE_NULLDEV 1 /* include nulldev device */
stroesea20b27a2004-12-16 18:05:42 +0000127
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200128#define CONFIG_SYS_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/
stroesea20b27a2004-12-16 18:05:42 +0000129
130#define CONFIG_AUTO_COMPLETE 1 /* add autocompletion support */
131
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200132#define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
133#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
stroesea20b27a2004-12-16 18:05:42 +0000134
Stefan Roese550650d2010-09-20 16:05:31 +0200135#define CONFIG_CONS_INDEX 1
136#define CONFIG_SYS_NS16550
137#define CONFIG_SYS_NS16550_SERIAL
138#define CONFIG_SYS_NS16550_REG_SIZE 1
139#define CONFIG_SYS_NS16550_CLK get_serial_clock()
140
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200141#undef CONFIG_SYS_EXT_SERIAL_CLOCK /* no external serial clock used */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200142#define CONFIG_SYS_BASE_BAUD 691200
stroesea20b27a2004-12-16 18:05:42 +0000143
144/* The following table includes the supported baudrates */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200145#define CONFIG_SYS_BAUDRATE_TABLE \
stroesea20b27a2004-12-16 18:05:42 +0000146 { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
147 57600, 115200, 230400, 460800, 921600 }
148
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200149#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
150#define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
stroesea20b27a2004-12-16 18:05:42 +0000151
stroesea20b27a2004-12-16 18:05:42 +0000152#define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
153#define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
154
155#define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
156
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200157#define CONFIG_SYS_RX_ETH_BUFFER 16 /* use 16 rx buffer on 405 emac */
stroesea20b27a2004-12-16 18:05:42 +0000158
159/*----------------------------------------------------------------------------*/
160/* adding Ethernet setting: FTS OUI 00:11:0B */
161/*----------------------------------------------------------------------------*/
162#define CONFIG_ETHADDR 00:11:0B:00:00:01
wdenke2ffd592004-12-31 09:32:47 +0000163#define CONFIG_HAS_ETH1
stroesea20b27a2004-12-16 18:05:42 +0000164#define CONFIG_ETH1ADDR 00:11:0B:00:00:02
165#define CONFIG_IPADDR 10.48.8.178
166#define CONFIG_IP1ADDR 10.48.8.188
167#define CONFIG_NETMASK 255.255.255.128
168#define CONFIG_SERVERIP 10.48.8.138
169
170/*-----------------------------------------------------------------------
171 * RTC stuff
172 *-----------------------------------------------------------------------
173 */
174#define CONFIG_RTC_DS1337
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200175#define CONFIG_SYS_I2C_RTC_ADDR 0x68
stroesea20b27a2004-12-16 18:05:42 +0000176
177#if 0 /* test-only */
178/*-----------------------------------------------------------------------
179 * NAND-FLASH stuff
180 *-----------------------------------------------------------------------
181 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200182#define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND devices */
stroesea20b27a2004-12-16 18:05:42 +0000183
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200184#define CONFIG_SYS_NAND_CE (0x80000000 >> 1) /* our CE is GPIO1 */
185#define CONFIG_SYS_NAND_CLE (0x80000000 >> 2) /* our CLE is GPIO2 */
186#define CONFIG_SYS_NAND_ALE (0x80000000 >> 3) /* our ALE is GPIO3 */
187#define CONFIG_SYS_NAND_RDY (0x80000000 >> 4) /* our RDY is GPIO4 */
stroesea20b27a2004-12-16 18:05:42 +0000188
stroesea20b27a2004-12-16 18:05:42 +0000189#endif
190
191/*-----------------------------------------------------------------------
192 * PCI stuff
193 *-----------------------------------------------------------------------
194 */
195#define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
196#define PCI_HOST_FORCE 1 /* configure as pci host */
197#define PCI_HOST_AUTO 2 /* detected via arbiter enable */
198
199#define CONFIG_PCI /* include pci support */
Gabor Juhos842033e2013-05-30 07:06:12 +0000200#define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
stroesea20b27a2004-12-16 18:05:42 +0000201#define CONFIG_PCI_HOST PCI_HOST_HOST /* select pci host function */
202#define CONFIG_PCI_PNP /* do pci plug-and-play */
203 /* resource configuration */
204
205#define CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */
206
207#define CONFIG_PCI_CONFIG_HOST_BRIDGE 1 /* don't skip host bridge config*/
208
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200209#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x12FE /* PCI Vendor ID: esd gmbh */
210#define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0x0405 /* PCI Device ID: CPCI-405 */
211#define CONFIG_SYS_PCI_CLASSCODE 0x0b20 /* PCI Class Code: Processor/PPC*/
212#define CONFIG_SYS_PCI_PTM1LA 0x00000000 /* point to sdram */
213#define CONFIG_SYS_PCI_PTM1MS 0xfc000001 /* 64MB, enable hard-wired to 1 */
214#define CONFIG_SYS_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
215#define CONFIG_SYS_PCI_PTM2LA 0xffc00000 /* point to flash */
216#define CONFIG_SYS_PCI_PTM2MS 0xffc00001 /* 4MB, enable */
217#define CONFIG_SYS_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */
stroesea20b27a2004-12-16 18:05:42 +0000218
219/*
220 * For booting Linux, the board info and command line data
221 * have to be in the first 8 MB of memory, since this is
222 * the maximum mapped by the Linux kernel during initialization.
223 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200224#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
stroesea20b27a2004-12-16 18:05:42 +0000225
226/*-----------------------------------------------------------------------
227 * FLASH organization
228 */
229#if 0 /* APC405 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200230#define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */
231#define CONFIG_SYS_MAX_FLASH_SECT 128 /* max number of sectors on one chip */
232#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
233#undef CONFIG_SYS_FLASH_PROTECTION /* don't use hardware protection */
234#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
235#define CONFIG_SYS_FLASH_BASE 0xFE000000 /* test-only...*/
236#define CONFIG_SYS_FLASH_INCREMENT 0x01000000 /* test-only */
stroesea20b27a2004-12-16 18:05:42 +0000237#else /* G2000 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200238#define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */
239#define CONFIG_SYS_MAX_FLASH_SECT 128 /* max number of sectors on one chip */
240#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
241#undef CONFIG_SYS_FLASH_PROTECTION /* don't use hardware protection */
242#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
243#define CONFIG_SYS_FLASH_BASE 0xFF800000 /* test-only...*/
244#define CONFIG_SYS_FLASH_INCREMENT 0x01000000 /* test-only */
stroesea20b27a2004-12-16 18:05:42 +0000245#endif
246
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200247#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
stroesea20b27a2004-12-16 18:05:42 +0000248
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200249#define CONFIG_SYS_JFFS2_FIRST_BANK 0 /* use for JFFS2 */
250#define CONFIG_SYS_JFFS2_NUM_BANKS 1 /* ! second bank contains u-boot */
stroesea20b27a2004-12-16 18:05:42 +0000251
252/*-----------------------------------------------------------------------
253 * Start addresses for the final memory configuration
254 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200255 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
stroesea20b27a2004-12-16 18:05:42 +0000256 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200257#define CONFIG_SYS_SDRAM_BASE 0x00000000
258#define CONFIG_SYS_MONITOR_BASE 0xFFFC0000
259#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Monitor */
260#define CONFIG_SYS_MALLOC_LEN (256 * 1024) /* Reserve 256 kB for malloc() */
stroesea20b27a2004-12-16 18:05:42 +0000261
262/*-----------------------------------------------------------------------
263 * Environment Variable setup
264 */
265#if 1 /* test-only */
Jean-Christophe PLAGNIOL-VILLARDbb1f8b42008-09-05 09:19:30 +0200266#define CONFIG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200267#define CONFIG_ENV_OFFSET 0x100 /* environment starts at the beginning of the EEPROM */
268#define CONFIG_ENV_SIZE 0x700 /* 2048 bytes may be used for env vars*/
stroesea20b27a2004-12-16 18:05:42 +0000269 /* total size of a CAT24WC16 is 2048 bytes */
270
271#else /* DEFAULT: environment in flash, using redundand flash sectors */
272
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200273#define CONFIG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200274#define CONFIG_ENV_ADDR 0xFFFA0000 /* environment starts before u-boot */
275#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128k bytes may be used for env vars*/
stroesea20b27a2004-12-16 18:05:42 +0000276
277#endif
278
279/*-----------------------------------------------------------------------
280 * I2C EEPROM (CAT24WC16) for environment
281 */
Dirk Eibach880540d2013-04-25 02:40:01 +0000282#define CONFIG_SYS_I2C
283#define CONFIG_SYS_I2C_PPC4XX
284#define CONFIG_SYS_I2C_PPC4XX_CH0
285#define CONFIG_SYS_I2C_PPC4XX_SPEED_0 400000
286#define CONFIG_SYS_I2C_PPC4XX_SLAVE_0 0x7F
stroesea20b27a2004-12-16 18:05:42 +0000287
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200288#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT24WC08 */
stroesea20b27a2004-12-16 18:05:42 +0000289/* CAT24WC08/16... */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200290#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
stroesea20b27a2004-12-16 18:05:42 +0000291/* mask of address bits that overflow into the "EEPROM chip address" */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200292#define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x07
293#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */
stroesea20b27a2004-12-16 18:05:42 +0000294 /* 16 byte page write mode using*/
295 /* last 4 bits of the address */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200296#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
stroesea20b27a2004-12-16 18:05:42 +0000297
298/*-----------------------------------------------------------------------
stroesea20b27a2004-12-16 18:05:42 +0000299 * External Bus Controller (EBC) Setup
300 */
301
302/* Memory Bank 0 (Intel Strata Flash) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200303#define CONFIG_SYS_EBC_PB0AP 0x92015480
304#define CONFIG_SYS_EBC_PB0CR 0xFF87A000 /* BAS=0xFF8,BS=08MB,BU=R/W,BW=16bit*/
stroesea20b27a2004-12-16 18:05:42 +0000305
306/* Memory Bank 1 ( Power TAU) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200307/* #define CONFIG_SYS_EBC_PB1AP 0x04041000 */
308/* #define CONFIG_SYS_EBC_PB1CR 0xF0018000 */ /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
309#define CONFIG_SYS_EBC_PB1AP 0x00000000
310#define CONFIG_SYS_EBC_PB1CR 0x00000000
stroesea20b27a2004-12-16 18:05:42 +0000311
312/* Memory Bank 2 (Intel Flash) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200313#define CONFIG_SYS_EBC_PB2AP 0x00000000
314#define CONFIG_SYS_EBC_PB2CR 0x00000000
stroesea20b27a2004-12-16 18:05:42 +0000315
316/* Memory Bank 3 (NAND) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200317#define CONFIG_SYS_EBC_PB3AP 0x92015480
318#define CONFIG_SYS_EBC_PB3CR 0xF40B8000 /*addr 0xF40, BS=32M,BU=R/W, BW=8bit */
stroesea20b27a2004-12-16 18:05:42 +0000319
320/* Memory Bank 4 (FPGA regs) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200321#define CONFIG_SYS_EBC_PB4AP 0x00000000
322#define CONFIG_SYS_EBC_PB4CR 0x00000000 /* leave it blank */
stroesea20b27a2004-12-16 18:05:42 +0000323
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200324#define CONFIG_SYS_NAND_BASE 0xF4000000
stroesea20b27a2004-12-16 18:05:42 +0000325
326/*-----------------------------------------------------------------------
327 * Definitions for initial stack pointer and data area (in data cache)
328 */
329/* use on chip memory ( OCM ) for temperary stack until sdram is tested */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200330#define CONFIG_SYS_TEMP_STACK_OCM 1
stroesea20b27a2004-12-16 18:05:42 +0000331
332/* On Chip Memory location */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200333#define CONFIG_SYS_OCM_DATA_ADDR 0xF8000000
334#define CONFIG_SYS_OCM_DATA_SIZE 0x1000
335#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* inside of SDRAM */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200336#define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SYS_OCM_DATA_SIZE /* Size of used area in RAM */
stroesea20b27a2004-12-16 18:05:42 +0000337
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200338#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200339#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
stroesea20b27a2004-12-16 18:05:42 +0000340
341/*-----------------------------------------------------------------------
342 * Definitions for GPIO setup (PPC405EP specific)
343 *
344 * GPIO0[0] - External Bus Controller BLAST output
345 * GPIO0[1-9] - Instruction trace outputs
346 * GPIO0[10-13] - External Bus Controller CS_1 - CS_4 outputs
347 * GPIO0[14-16] - External Bus Controller ABUS3-ABUS5 outputs
348 * GPIO0[17-23] - External Interrupts IRQ0 - IRQ6 inputs
349 * GPIO0[24-27] - UART0 control signal inputs/outputs
350 * GPIO0[28-29] - UART1 data signal input/output
351 * GPIO0[30-31] - EMAC0 and EMAC1 reject packet inputs
352 *
353 * following GPIO setting changed for G20000, 080304
354 */
Stefan Roeseafabb492010-09-12 06:21:37 +0200355#define CONFIG_SYS_GPIO0_OSRL 0x40005555
356#define CONFIG_SYS_GPIO0_OSRH 0x40000110
357#define CONFIG_SYS_GPIO0_ISR1L 0x00000000
358#define CONFIG_SYS_GPIO0_ISR1H 0x15555445
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200359#define CONFIG_SYS_GPIO0_TSRL 0x00000000
Stefan Roeseafabb492010-09-12 06:21:37 +0200360#define CONFIG_SYS_GPIO0_TSRH 0x00000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200361#define CONFIG_SYS_GPIO0_TCR 0xF7FF8014
stroesea20b27a2004-12-16 18:05:42 +0000362
363/*
stroesea20b27a2004-12-16 18:05:42 +0000364 * Default speed selection (cpu_plb_opb_ebc) in mhz.
365 * This value will be set if iic boot eprom is disabled.
366 */
367#if 1
368#define PLLMR0_DEFAULT PLLMR0_266_66_33_33
369#define PLLMR1_DEFAULT PLLMR1_266_66_33_33
370#endif
371#if 0
372#define PLLMR0_DEFAULT PLLMR0_266_133_66_33
373#define PLLMR1_DEFAULT PLLMR1_266_133_66_33
374#endif
375#if 0
376#define PLLMR0_DEFAULT PLLMR0_200_100_50_33
377#define PLLMR1_DEFAULT PLLMR1_200_100_50_33
378#endif
379#if 0
380#define PLLMR0_DEFAULT PLLMR0_133_66_66_33
381#define PLLMR1_DEFAULT PLLMR1_133_66_66_33
382#endif
383
384#endif /* __CONFIG_H */