blob: 0c544350ebf45ea35112227d6807aebf1bf95fd9 [file] [log] [blame]
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +02001/*
Bartlomiej Sieka82d9c9e2006-11-01 01:34:29 +01002 * (C) Copyright 2003-2006 Wolfgang Denk, DENX Software Engineering,
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +02003 * wd@denx.de.
4 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02005 * SPDX-License-Identifier: GPL-2.0+
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +02006 */
7
8#ifndef __CONFIG_H
9#define __CONFIG_H
10
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +020011/*
12 * High Level Configuration Options
13 * (easy to change)
Bartlomiej Sieka82d9c9e2006-11-01 01:34:29 +010014 */
15#define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
16#define CONFIG_MPC5200 1 /* This is an MPC5200 CPU */
17#define CONFIG_V38B 1 /* ...on V38B board */
Wolfgang Denk2ae18242010-10-06 09:05:45 +020018
19#define CONFIG_SYS_TEXT_BASE 0xFF000000
20
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020021#define CONFIG_SYS_MPC5XXX_CLKIN 33000000 /* ...running at 33.000000MHz */
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +020022
Bartlomiej Sieka82d9c9e2006-11-01 01:34:29 +010023#define CONFIG_RTC_PCF8563 1 /* has PCF8563 RTC */
24#define CONFIG_MPC5200_DDR 1 /* has DDR SDRAM */
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +020025
Bartlomiej Siekace3f1a42006-11-11 22:48:22 +010026#undef CONFIG_HW_WATCHDOG /* don't use watchdog */
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +020027
28#define CONFIG_NETCONSOLE 1
29
Bartlomiej Sieka82d9c9e2006-11-01 01:34:29 +010030#define CONFIG_BOARD_EARLY_INIT_R 1 /* do board-specific init */
Bartlomiej Siekacce4acb2006-12-28 19:08:21 +010031#define CONFIG_BOARD_EARLY_INIT_F 1 /* do board-specific init */
Mike Frysingerd8d21e62009-02-16 18:03:14 -050032#define CONFIG_MISC_INIT_R
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +020033
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020034#define CONFIG_SYS_XLB_PIPELINING 1 /* gives better performance */
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +020035
Becky Bruce31d82672008-05-08 19:02:12 -050036#define CONFIG_HIGH_BATS 1 /* High BATs supported */
37
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +020038/*
39 * Serial console configuration
40 */
Bartlomiej Sieka82d9c9e2006-11-01 01:34:29 +010041#define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
42#define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020043#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +020044
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +020045/*
46 * DDR
47 */
48#define SDRAM_DDR 1 /* is DDR */
49/* Settings for XLB = 132 MHz */
50#define SDRAM_MODE 0x018D0000
51#define SDRAM_EMODE 0x40090000
52#define SDRAM_CONTROL 0x704f0f00
53#define SDRAM_CONFIG1 0x73722930
54#define SDRAM_CONFIG2 0x47770000
55#define SDRAM_TAPDELAY 0x10000000
56
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +020057/*
58 * PCI - no suport
59 */
60#undef CONFIG_PCI
61
62/*
63 * Partitions
64 */
65#define CONFIG_MAC_PARTITION 1
66#define CONFIG_DOS_PARTITION 1
67
68/*
69 * USB
70 */
71#define CONFIG_USB_OHCI
72#define CONFIG_USB_STORAGE
Bartlomiej Sieka82d9c9e2006-11-01 01:34:29 +010073#define CONFIG_USB_CLOCK 0x0001BBBB
74#define CONFIG_USB_CONFIG 0x00001000
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +020075
Jon Loeligerdca3b3d2007-07-04 22:33:46 -050076
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +020077/*
Jon Loeliger079a1362007-07-10 10:12:10 -050078 * BOOTP options
79 */
80#define CONFIG_BOOTP_BOOTFILESIZE
81#define CONFIG_BOOTP_BOOTPATH
82#define CONFIG_BOOTP_GATEWAY
83#define CONFIG_BOOTP_HOSTNAME
84
85
86/*
Jon Loeligerdca3b3d2007-07-04 22:33:46 -050087 * Command line configuration.
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +020088 */
Jon Loeligerdca3b3d2007-07-04 22:33:46 -050089#include <config_cmd_default.h>
90
91#define CONFIG_CMD_FAT
92#define CONFIG_CMD_I2C
93#define CONFIG_CMD_IDE
94#define CONFIG_CMD_PING
95#define CONFIG_CMD_DHCP
96#define CONFIG_CMD_DIAG
97#define CONFIG_CMD_IRQ
98#define CONFIG_CMD_JFFS2
99#define CONFIG_CMD_MII
100#define CONFIG_CMD_SDRAM
101#define CONFIG_CMD_DATE
102#define CONFIG_CMD_USB
103#define CONFIG_CMD_FAT
104
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200105
Bartlomiej Sieka82d9c9e2006-11-01 01:34:29 +0100106#define CONFIG_TIMESTAMP /* Print image info with timestamp */
107
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200108/*
109 * Boot low with 16 MB Flash
110 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200111#define CONFIG_SYS_LOWBOOT 1
112#define CONFIG_SYS_LOWBOOT16 1
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200113
114/*
115 * Autobooting
116 */
117#define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
118
Bartlomiej Sieka82d9c9e2006-11-01 01:34:29 +0100119#define CONFIG_PREBOOT "echo;" \
Wolfgang Denk32bf3d12008-03-03 12:16:44 +0100120 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200121 "echo"
122
Bartlomiej Sieka82d9c9e2006-11-01 01:34:29 +0100123#undef CONFIG_BOOTARGS
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200124
Wolfgang Denkfcfed4f2006-10-18 22:44:38 +0200125#define CONFIG_EXTRA_ENV_SETTINGS \
Wolfgang Denkfcfed4f2006-10-18 22:44:38 +0200126 "bootcmd=run net_nfs\0" \
Bartlomiej Sieka82d9c9e2006-11-01 01:34:29 +0100127 "bootdelay=3\0" \
128 "baudrate=115200\0" \
129 "preboot=echo;echo Type \"run flash_nfs\" to mount root " \
130 "filesystem over NFS; echo\0" \
131 "netdev=eth0\0" \
Bartlomiej Siekacce4acb2006-12-28 19:08:21 +0100132 "ramargs=setenv bootargs root=/dev/ram rw wdt=off \0" \
Wolfgang Denkfcfed4f2006-10-18 22:44:38 +0200133 "addip=setenv bootargs $(bootargs) " \
134 "ip=$(ipaddr):$(serverip):$(gatewayip):" \
135 "$(netmask):$(hostname):$(netdev):off panic=1\0" \
136 "flash_nfs=run nfsargs addip;bootm $(kernel_addr)\0" \
137 "flash_self=run ramargs addip;bootm $(kernel_addr) " \
138 "$(ramdisk_addr)\0" \
Bartlomiej Sieka82d9c9e2006-11-01 01:34:29 +0100139 "net_nfs=tftp 200000 $(bootfile);run nfsargs addip;bootm\0" \
Wolfgang Denkfcfed4f2006-10-18 22:44:38 +0200140 "nfsargs=setenv bootargs root=/dev/nfs rw " \
Bartlomiej Siekacce4acb2006-12-28 19:08:21 +0100141 "nfsroot=$(serverip):$(rootpath) wdt=off\0" \
Bartlomiej Sieka82d9c9e2006-11-01 01:34:29 +0100142 "hostname=v38b\0" \
Heiko Schocher48690d82010-07-20 17:45:02 +0200143 "ethact=FEC\0" \
Bartlomiej Sieka82d9c9e2006-11-01 01:34:29 +0100144 "rootpath=/opt/eldk-3.1.1/ppc_6xx\0" \
145 "update=prot off ff000000 ff03ffff; era ff000000 ff03ffff; " \
146 "cp.b 200000 ff000000 $(filesize);" \
147 "prot on ff000000 ff03ffff\0" \
148 "load=tftp 200000 $(u-boot)\0" \
149 "netmask=255.255.0.0\0" \
150 "ipaddr=192.168.160.18\0" \
151 "serverip=192.168.1.1\0" \
152 "ethaddr=00:e0:ee:00:05:2e\0" \
153 "bootfile=/tftpboot/v38b/uImage\0" \
154 "u-boot=/tftpboot/v38b/u-boot.bin\0" \
Wolfgang Denkfcfed4f2006-10-18 22:44:38 +0200155 ""
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200156
157#define CONFIG_BOOTCOMMAND "run net_nfs"
158
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200159/*
160 * IPB Bus clocking configuration.
161 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200162#undef CONFIG_SYS_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
Bartlomiej Sieka82d9c9e2006-11-01 01:34:29 +0100163
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200164/*
165 * I2C configuration
166 */
167#define CONFIG_HARD_I2C 1 /* I2C with hardware support */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200168#define CONFIG_SYS_I2C_MODULE 2 /* Select I2C module #1 or #2 */
169#define CONFIG_SYS_I2C_SPEED 100000 /* 100 kHz */
170#define CONFIG_SYS_I2C_SLAVE 0x7F
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200171
172/*
173 * EEPROM configuration
174 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200175#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* 1010000x */
176#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
177#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
178#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 70
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200179
180/*
181 * RTC configuration
182 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200183#define CONFIG_SYS_I2C_RTC_ADDR 0x51
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200184
185/*
186 * Flash configuration - use CFI driver
187 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200188#define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200189#define CONFIG_FLASH_CFI_DRIVER 1 /* Use the common driver */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200190#define CONFIG_SYS_FLASH_CFI_AMD_RESET 1
191#define CONFIG_SYS_FLASH_BASE 0xFF000000
192#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of flash banks */
193#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
194#define CONFIG_SYS_FLASH_SIZE 0x01000000 /* 16 MiB */
195#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max num of sects on one chip */
196#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* flash write speed-up */
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200197
198/*
199 * Environment settings
200 */
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200201#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200202#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x00040000)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200203#define CONFIG_ENV_SIZE 0x10000
204#define CONFIG_ENV_SECT_SIZE 0x10000
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200205#define CONFIG_ENV_OVERWRITE 1
206
207/*
208 * Memory map
209 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200210#define CONFIG_SYS_MBAR 0xF0000000
211#define CONFIG_SYS_SDRAM_BASE 0x00000000
212#define CONFIG_SYS_DEFAULT_MBAR 0x80000000
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200213
214/* Use SRAM until RAM will be available */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200215#define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
Wolfgang Denk553f0982010-10-26 13:32:32 +0200216#define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_SIZE /* Size of used area in DPRAM */
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200217
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200218#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200219#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200220
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200221#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200222#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
223# define CONFIG_SYS_RAMBOOT 1
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200224#endif
225
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200226#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256kB for Monitor */
227#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128kB for malloc() */
228#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Linux initial memory map */
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200229
230/*
231 * Ethernet configuration
232 */
233#define CONFIG_MPC5xxx_FEC 1
Ben Warren86321fc2009-02-05 23:58:25 -0800234#define CONFIG_MPC5xxx_FEC_MII100
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200235#define CONFIG_PHY_ADDR 0x00
Wolfgang Denkfcfed4f2006-10-18 22:44:38 +0200236#define CONFIG_MII 1
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200237
238/*
239 * GPIO configuration
240 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200241#define CONFIG_SYS_GPS_PORT_CONFIG 0x90001404
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200242
243/*
244 * Miscellaneous configurable options
245 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200246#define CONFIG_SYS_LONGHELP /* undef to save memory */
Jon Loeligerdca3b3d2007-07-04 22:33:46 -0500247#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200248#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200249#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200250#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200251#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200252#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
253#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
254#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200255
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200256#define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
257#define CONFIG_SYS_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200258
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200259#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200260
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200261#define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
Jon Loeligerdca3b3d2007-07-04 22:33:46 -0500262#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200263# define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
Jon Loeligerdca3b3d2007-07-04 22:33:46 -0500264#endif
265
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200266/*
267 * Various low-level settings
268 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200269#define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
270#define CONFIG_SYS_HID0_FINAL HID0_ICE
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200271
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200272#define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
273#define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
274#define CONFIG_SYS_BOOTCS_CFG 0x00047801
275#define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
276#define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200277
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200278#define CONFIG_SYS_CS_BURST 0x00000000
279#define CONFIG_SYS_CS_DEADCYCLE 0x33333333
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200280
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200281#define CONFIG_SYS_RESET_ADDRESS 0xff000000
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200282
Bartlomiej Sieka82d9c9e2006-11-01 01:34:29 +0100283/*
284 * IDE/ATA (supports IDE harddisk)
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200285 */
Bartlomiej Sieka82d9c9e2006-11-01 01:34:29 +0100286#undef CONFIG_IDE_8xx_PCCARD /* Don't use IDE with PC Card Adapter */
287#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
288#undef CONFIG_IDE_LED /* LED for ide not supported */
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200289
Bartlomiej Sieka82d9c9e2006-11-01 01:34:29 +0100290#define CONFIG_IDE_RESET /* reset for ide supported */
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200291#define CONFIG_IDE_PREINIT
292
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200293#define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
294#define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200295
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200296#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200297
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200298#define CONFIG_SYS_ATA_BASE_ADDR MPC5XXX_ATA
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200299
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200300#define CONFIG_SYS_ATA_DATA_OFFSET (0x0060) /* data I/O offset */
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200301
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200302#define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET) /* normal register accesses offset */
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200303
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200304#define CONFIG_SYS_ATA_ALT_OFFSET (0x005C) /* alternate registers offset */
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200305
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200306#define CONFIG_SYS_ATA_STRIDE 4 /* Interval between registers */
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200307
Bartlomiej Sieka82d9c9e2006-11-01 01:34:29 +0100308/*
309 * Status LED
310 */
311#define CONFIG_STATUS_LED /* Status LED enabled */
312#define CONFIG_BOARD_SPECIFIC_LED /* version has board specific leds */
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200313
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200314#define CONFIG_SYS_LED_BASE MPC5XXX_GPT7_ENABLE /* Timer 7 GPIO */
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200315#ifndef __ASSEMBLY__
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200316typedef unsigned int led_id_t;
317
318#define __led_toggle(_msk) \
319 do { \
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200320 *((volatile long *) (CONFIG_SYS_LED_BASE)) ^= (_msk); \
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200321 } while(0)
322
323#define __led_set(_msk, _st) \
324 do { \
325 if ((_st)) \
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200326 *((volatile long *) (CONFIG_SYS_LED_BASE)) &= ~(_msk); \
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200327 else \
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200328 *((volatile long *) (CONFIG_SYS_LED_BASE)) |= (_msk); \
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200329 } while(0)
330
331#define __led_init(_msk, st) \
Bartlomiej Sieka82d9c9e2006-11-01 01:34:29 +0100332 do { \
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200333 *((volatile long *) (CONFIG_SYS_LED_BASE)) |= 0x34; \
Bartlomiej Sieka82d9c9e2006-11-01 01:34:29 +0100334 } while(0)
335#endif /* __ASSEMBLY__ */
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200336
337#endif /* __CONFIG_H */