blob: 6d6763db6ac0a4e90276f839a2a71c70867a234f [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Adrian Alonso1a8150d2015-09-03 11:49:28 -05002/*
3 * Copyright (C) 2015 Freescale Semiconductor, Inc.
Adrian Alonso1a8150d2015-09-03 11:49:28 -05004 */
5
Simon Glass52559322019-11-14 12:57:46 -07006#include <init.h>
Simon Glass90526e92020-05-10 11:39:56 -06007#include <net.h>
Adrian Alonso1a8150d2015-09-03 11:49:28 -05008#include <asm/arch/clock.h>
9#include <asm/arch/imx-regs.h>
10#include <asm/arch/mx7-pins.h>
11#include <asm/arch/sys_proto.h>
12#include <asm/gpio.h>
Stefano Babic552a8482017-06-29 10:16:06 +020013#include <asm/mach-imx/iomux-v3.h>
Adrian Alonso1a8150d2015-09-03 11:49:28 -050014#include <asm/io.h>
15#include <linux/sizes.h>
16#include <common.h>
Yangbo Lue37ac712019-06-21 11:42:28 +080017#include <fsl_esdhc_imx.h>
Adrian Alonso1a8150d2015-09-03 11:49:28 -050018#include <mmc.h>
19#include <miiphy.h>
Adrian Alonso1a8150d2015-09-03 11:49:28 -050020#include <power/pmic.h>
21#include <power/pfuze3000_pmic.h>
22#include "../common/pfuze.h"
23#include <i2c.h>
Stefano Babic552a8482017-06-29 10:16:06 +020024#include <asm/mach-imx/mxc_i2c.h>
Adrian Alonso1a8150d2015-09-03 11:49:28 -050025#include <asm/arch/crm_regs.h>
26
27DECLARE_GLOBAL_DATA_PTR;
28
29#define UART_PAD_CTRL (PAD_CTL_DSE_3P3V_49OHM | \
30 PAD_CTL_PUS_PU100KOHM | PAD_CTL_HYS)
31
Peng Fanebe517b2015-10-29 15:54:53 +080032#define LCD_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_PUS_PU100KOHM | \
33 PAD_CTL_DSE_3P3V_49OHM)
34
Peng Fan6e1a41c2015-12-22 17:04:24 +080035#define NAND_PAD_CTRL (PAD_CTL_DSE_3P3V_49OHM | PAD_CTL_SRE_SLOW | PAD_CTL_HYS)
36
Angus Ainslie9cd37b02016-11-11 11:31:39 -070037#define SPI_PAD_CTRL \
38 (PAD_CTL_HYS | PAD_CTL_DSE_3P3V_49OHM | PAD_CTL_SRE_FAST)
39
Peng Fan6e1a41c2015-12-22 17:04:24 +080040#define NAND_PAD_READY0_CTRL (PAD_CTL_DSE_3P3V_49OHM | PAD_CTL_PUS_PU5KOHM)
Adrian Alonso1a8150d2015-09-03 11:49:28 -050041
Peng Fan6fbbcfd2017-04-13 14:09:57 +080042#ifdef CONFIG_MXC_SPI
Angus Ainslie9cd37b02016-11-11 11:31:39 -070043static iomux_v3_cfg_t const ecspi3_pads[] = {
44 MX7D_PAD_SAI2_RX_DATA__ECSPI3_SCLK | MUX_PAD_CTRL(SPI_PAD_CTRL),
45 MX7D_PAD_SAI2_TX_SYNC__ECSPI3_MISO | MUX_PAD_CTRL(SPI_PAD_CTRL),
46 MX7D_PAD_SAI2_TX_BCLK__ECSPI3_MOSI | MUX_PAD_CTRL(SPI_PAD_CTRL),
47 MX7D_PAD_SAI2_TX_DATA__GPIO6_IO22 | MUX_PAD_CTRL(NO_PAD_CTRL),
48};
49
50int board_spi_cs_gpio(unsigned bus, unsigned cs)
51{
52 return (bus == 2 && cs == 0) ? (IMX_GPIO_NR(6, 22)) : -1;
53}
54
55static void setup_spi(void)
56{
57 imx_iomux_v3_setup_multiple_pads(ecspi3_pads, ARRAY_SIZE(ecspi3_pads));
58}
Peng Fan6fbbcfd2017-04-13 14:09:57 +080059#endif
Angus Ainslie9cd37b02016-11-11 11:31:39 -070060
Adrian Alonso1a8150d2015-09-03 11:49:28 -050061int dram_init(void)
62{
63 gd->ram_size = PHYS_SDRAM_SIZE;
64
65 return 0;
66}
67
68static iomux_v3_cfg_t const wdog_pads[] = {
69 MX7D_PAD_GPIO1_IO00__WDOG1_WDOG_B | MUX_PAD_CTRL(NO_PAD_CTRL),
70};
71
72static iomux_v3_cfg_t const uart1_pads[] = {
73 MX7D_PAD_UART1_TX_DATA__UART1_DCE_TX | MUX_PAD_CTRL(UART_PAD_CTRL),
74 MX7D_PAD_UART1_RX_DATA__UART1_DCE_RX | MUX_PAD_CTRL(UART_PAD_CTRL),
75};
76
Peng Fan6e1a41c2015-12-22 17:04:24 +080077#ifdef CONFIG_NAND_MXS
78static iomux_v3_cfg_t const gpmi_pads[] = {
79 MX7D_PAD_SD3_DATA0__NAND_DATA00 | MUX_PAD_CTRL(NAND_PAD_CTRL),
80 MX7D_PAD_SD3_DATA1__NAND_DATA01 | MUX_PAD_CTRL(NAND_PAD_CTRL),
81 MX7D_PAD_SD3_DATA2__NAND_DATA02 | MUX_PAD_CTRL(NAND_PAD_CTRL),
82 MX7D_PAD_SD3_DATA3__NAND_DATA03 | MUX_PAD_CTRL(NAND_PAD_CTRL),
83 MX7D_PAD_SD3_DATA4__NAND_DATA04 | MUX_PAD_CTRL(NAND_PAD_CTRL),
84 MX7D_PAD_SD3_DATA5__NAND_DATA05 | MUX_PAD_CTRL(NAND_PAD_CTRL),
85 MX7D_PAD_SD3_DATA6__NAND_DATA06 | MUX_PAD_CTRL(NAND_PAD_CTRL),
86 MX7D_PAD_SD3_DATA7__NAND_DATA07 | MUX_PAD_CTRL(NAND_PAD_CTRL),
87 MX7D_PAD_SD3_CLK__NAND_CLE | MUX_PAD_CTRL(NAND_PAD_CTRL),
88 MX7D_PAD_SD3_CMD__NAND_ALE | MUX_PAD_CTRL(NAND_PAD_CTRL),
89 MX7D_PAD_SD3_STROBE__NAND_RE_B | MUX_PAD_CTRL(NAND_PAD_CTRL),
90 MX7D_PAD_SD3_RESET_B__NAND_WE_B | MUX_PAD_CTRL(NAND_PAD_CTRL),
91 MX7D_PAD_SAI1_MCLK__NAND_WP_B | MUX_PAD_CTRL(NAND_PAD_CTRL),
92 MX7D_PAD_SAI1_RX_BCLK__NAND_CE3_B | MUX_PAD_CTRL(NAND_PAD_CTRL),
93 MX7D_PAD_SAI1_RX_SYNC__NAND_CE2_B | MUX_PAD_CTRL(NAND_PAD_CTRL),
94 MX7D_PAD_SAI1_RX_DATA__NAND_CE1_B | MUX_PAD_CTRL(NAND_PAD_CTRL),
95 MX7D_PAD_SAI1_TX_BCLK__NAND_CE0_B | MUX_PAD_CTRL(NAND_PAD_CTRL),
96 MX7D_PAD_SAI1_TX_SYNC__NAND_DQS | MUX_PAD_CTRL(NAND_PAD_CTRL),
97 MX7D_PAD_SAI1_TX_DATA__NAND_READY_B | MUX_PAD_CTRL(NAND_PAD_READY0_CTRL),
98};
99
100static void setup_gpmi_nand(void)
101{
102 imx_iomux_v3_setup_multiple_pads(gpmi_pads, ARRAY_SIZE(gpmi_pads));
103
104 /* NAND_USDHC_BUS_CLK is set in rom */
105 set_clk_nand();
106}
107#endif
108
Peng Fanebe517b2015-10-29 15:54:53 +0800109#ifdef CONFIG_VIDEO_MXS
110static iomux_v3_cfg_t const lcd_pads[] = {
111 MX7D_PAD_LCD_CLK__LCD_CLK | MUX_PAD_CTRL(LCD_PAD_CTRL),
112 MX7D_PAD_LCD_ENABLE__LCD_ENABLE | MUX_PAD_CTRL(LCD_PAD_CTRL),
113 MX7D_PAD_LCD_HSYNC__LCD_HSYNC | MUX_PAD_CTRL(LCD_PAD_CTRL),
114 MX7D_PAD_LCD_VSYNC__LCD_VSYNC | MUX_PAD_CTRL(LCD_PAD_CTRL),
115 MX7D_PAD_LCD_DATA00__LCD_DATA0 | MUX_PAD_CTRL(LCD_PAD_CTRL),
116 MX7D_PAD_LCD_DATA01__LCD_DATA1 | MUX_PAD_CTRL(LCD_PAD_CTRL),
117 MX7D_PAD_LCD_DATA02__LCD_DATA2 | MUX_PAD_CTRL(LCD_PAD_CTRL),
118 MX7D_PAD_LCD_DATA03__LCD_DATA3 | MUX_PAD_CTRL(LCD_PAD_CTRL),
119 MX7D_PAD_LCD_DATA04__LCD_DATA4 | MUX_PAD_CTRL(LCD_PAD_CTRL),
120 MX7D_PAD_LCD_DATA05__LCD_DATA5 | MUX_PAD_CTRL(LCD_PAD_CTRL),
121 MX7D_PAD_LCD_DATA06__LCD_DATA6 | MUX_PAD_CTRL(LCD_PAD_CTRL),
122 MX7D_PAD_LCD_DATA07__LCD_DATA7 | MUX_PAD_CTRL(LCD_PAD_CTRL),
123 MX7D_PAD_LCD_DATA08__LCD_DATA8 | MUX_PAD_CTRL(LCD_PAD_CTRL),
124 MX7D_PAD_LCD_DATA09__LCD_DATA9 | MUX_PAD_CTRL(LCD_PAD_CTRL),
125 MX7D_PAD_LCD_DATA10__LCD_DATA10 | MUX_PAD_CTRL(LCD_PAD_CTRL),
126 MX7D_PAD_LCD_DATA11__LCD_DATA11 | MUX_PAD_CTRL(LCD_PAD_CTRL),
127 MX7D_PAD_LCD_DATA12__LCD_DATA12 | MUX_PAD_CTRL(LCD_PAD_CTRL),
128 MX7D_PAD_LCD_DATA13__LCD_DATA13 | MUX_PAD_CTRL(LCD_PAD_CTRL),
129 MX7D_PAD_LCD_DATA14__LCD_DATA14 | MUX_PAD_CTRL(LCD_PAD_CTRL),
130 MX7D_PAD_LCD_DATA15__LCD_DATA15 | MUX_PAD_CTRL(LCD_PAD_CTRL),
131 MX7D_PAD_LCD_DATA16__LCD_DATA16 | MUX_PAD_CTRL(LCD_PAD_CTRL),
132 MX7D_PAD_LCD_DATA17__LCD_DATA17 | MUX_PAD_CTRL(LCD_PAD_CTRL),
133 MX7D_PAD_LCD_DATA18__LCD_DATA18 | MUX_PAD_CTRL(LCD_PAD_CTRL),
134 MX7D_PAD_LCD_DATA19__LCD_DATA19 | MUX_PAD_CTRL(LCD_PAD_CTRL),
135 MX7D_PAD_LCD_DATA20__LCD_DATA20 | MUX_PAD_CTRL(LCD_PAD_CTRL),
136 MX7D_PAD_LCD_DATA21__LCD_DATA21 | MUX_PAD_CTRL(LCD_PAD_CTRL),
137 MX7D_PAD_LCD_DATA22__LCD_DATA22 | MUX_PAD_CTRL(LCD_PAD_CTRL),
138 MX7D_PAD_LCD_DATA23__LCD_DATA23 | MUX_PAD_CTRL(LCD_PAD_CTRL),
139
140 MX7D_PAD_LCD_RESET__GPIO3_IO4 | MUX_PAD_CTRL(LCD_PAD_CTRL),
141};
142
143static iomux_v3_cfg_t const pwm_pads[] = {
144 /* Use GPIO for Brightness adjustment, duty cycle = period */
145 MX7D_PAD_GPIO1_IO01__GPIO1_IO1 | MUX_PAD_CTRL(NO_PAD_CTRL),
146};
147
148static int setup_lcd(void)
149{
150 imx_iomux_v3_setup_multiple_pads(lcd_pads, ARRAY_SIZE(lcd_pads));
151
152 imx_iomux_v3_setup_multiple_pads(pwm_pads, ARRAY_SIZE(pwm_pads));
153
154 /* Reset LCD */
Peng Fan6fbbcfd2017-04-13 14:09:57 +0800155 gpio_request(IMX_GPIO_NR(3, 4), "lcd reset");
Peng Fanebe517b2015-10-29 15:54:53 +0800156 gpio_direction_output(IMX_GPIO_NR(3, 4) , 0);
157 udelay(500);
158 gpio_direction_output(IMX_GPIO_NR(3, 4) , 1);
159
160 /* Set Brightness to high */
Peng Fan6fbbcfd2017-04-13 14:09:57 +0800161 gpio_request(IMX_GPIO_NR(1, 1), "lcd backlight");
Peng Fanebe517b2015-10-29 15:54:53 +0800162 gpio_direction_output(IMX_GPIO_NR(1, 1) , 1);
163
164 return 0;
165}
166#endif
167
Adrian Alonso1a8150d2015-09-03 11:49:28 -0500168static void setup_iomux_uart(void)
169{
170 imx_iomux_v3_setup_multiple_pads(uart1_pads, ARRAY_SIZE(uart1_pads));
171}
172
Peng Fan62d8cce2016-01-28 16:51:25 +0800173int board_mmc_get_env_dev(int devno)
Adrian Alonso1a8150d2015-09-03 11:49:28 -0500174{
Peng Fan62d8cce2016-01-28 16:51:25 +0800175 if (devno == 2)
176 devno--;
Adrian Alonso1a8150d2015-09-03 11:49:28 -0500177
Peng Fan62d8cce2016-01-28 16:51:25 +0800178 return devno;
Adrian Alonso1a8150d2015-09-03 11:49:28 -0500179}
180
Peng Fan6fbbcfd2017-04-13 14:09:57 +0800181int mmc_map_to_kernel_blk(int dev_no)
Adrian Alonso1a8150d2015-09-03 11:49:28 -0500182{
183 if (dev_no == 1)
184 dev_no++;
185
186 return dev_no;
187}
188
Adrian Alonso1a8150d2015-09-03 11:49:28 -0500189#ifdef CONFIG_FEC_MXC
Adrian Alonso1a8150d2015-09-03 11:49:28 -0500190static int setup_fec(void)
191{
192 struct iomuxc_gpr_base_regs *const iomuxc_gpr_regs
193 = (struct iomuxc_gpr_base_regs *) IOMUXC_GPR_BASE_ADDR;
194
195 /* Use 125M anatop REF_CLK1 for ENET1, clear gpr1[13], gpr1[17]*/
196 clrsetbits_le32(&iomuxc_gpr_regs->gpr[1],
197 (IOMUXC_GPR_GPR1_GPR_ENET1_TX_CLK_SEL_MASK |
198 IOMUXC_GPR_GPR1_GPR_ENET1_CLK_DIR_MASK), 0);
199
Eric Nelson85907862017-08-31 08:34:23 -0700200 return set_clk_enet(ENET_125MHZ);
Adrian Alonso1a8150d2015-09-03 11:49:28 -0500201}
202
Adrian Alonso1a8150d2015-09-03 11:49:28 -0500203int board_phy_config(struct phy_device *phydev)
204{
205 /* enable rgmii rxc skew and phy mode select to RGMII copper */
206 phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, 0x21);
207 phy_write(phydev, MDIO_DEVAD_NONE, 0x1f, 0x7ea8);
208 phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, 0x2f);
209 phy_write(phydev, MDIO_DEVAD_NONE, 0x1f, 0x71b7);
210
211 if (phydev->drv->config)
212 phydev->drv->config(phydev);
213 return 0;
214}
215#endif
216
Peng Fan53cc6472015-11-30 17:45:02 +0800217#ifdef CONFIG_FSL_QSPI
Peng Fan53cc6472015-11-30 17:45:02 +0800218int board_qspi_init(void)
219{
Peng Fan53cc6472015-11-30 17:45:02 +0800220 /* Set the clock */
221 set_clk_qspi();
222
223 return 0;
224}
225#endif
226
Adrian Alonso1a8150d2015-09-03 11:49:28 -0500227int board_early_init_f(void)
228{
229 setup_iomux_uart();
230
Adrian Alonso1a8150d2015-09-03 11:49:28 -0500231 return 0;
232}
233
234int board_init(void)
235{
236 /* address of boot parameters */
237 gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
238
Adrian Alonso1a8150d2015-09-03 11:49:28 -0500239#ifdef CONFIG_FEC_MXC
240 setup_fec();
241#endif
242
Peng Fan6e1a41c2015-12-22 17:04:24 +0800243#ifdef CONFIG_NAND_MXS
244 setup_gpmi_nand();
245#endif
246
Peng Fanebe517b2015-10-29 15:54:53 +0800247#ifdef CONFIG_VIDEO_MXS
248 setup_lcd();
249#endif
250
Peng Fan53cc6472015-11-30 17:45:02 +0800251#ifdef CONFIG_FSL_QSPI
252 board_qspi_init();
253#endif
254
Angus Ainslie9cd37b02016-11-11 11:31:39 -0700255#ifdef CONFIG_MXC_SPI
256 setup_spi();
257#endif
258
Adrian Alonso1a8150d2015-09-03 11:49:28 -0500259 return 0;
260}
261
Peng Fan6fbbcfd2017-04-13 14:09:57 +0800262#ifdef CONFIG_DM_PMIC
Adrian Alonso1a8150d2015-09-03 11:49:28 -0500263int power_init_board(void)
264{
Peng Fan6fbbcfd2017-04-13 14:09:57 +0800265 struct udevice *dev;
266 int ret, dev_id, rev_id;
Adrian Alonso1a8150d2015-09-03 11:49:28 -0500267
Joris Offougae2b14bf2020-01-16 17:41:43 +0100268 ret = pmic_get("pfuze3000@8", &dev);
Peng Fan6fbbcfd2017-04-13 14:09:57 +0800269 if (ret == -ENODEV)
270 return 0;
271 if (ret != 0)
Adrian Alonso1a8150d2015-09-03 11:49:28 -0500272 return ret;
273
Peng Fan6fbbcfd2017-04-13 14:09:57 +0800274 dev_id = pmic_reg_read(dev, PFUZE3000_DEVICEID);
275 rev_id = pmic_reg_read(dev, PFUZE3000_REVID);
276 printf("PMIC: PFUZE3000 DEV_ID=0x%x REV_ID=0x%x\n", dev_id, rev_id);
Adrian Alonso1a8150d2015-09-03 11:49:28 -0500277
Peng Fan6fbbcfd2017-04-13 14:09:57 +0800278 pmic_clrsetbits(dev, PFUZE3000_LDOGCTL, 0, 1);
Adrian Alonso1a8150d2015-09-03 11:49:28 -0500279
Gautam Bhatd8fab102017-07-03 00:50:32 +0530280 /*
281 * Set the voltage of VLDO4 output to 2.8V which feeds
282 * the MIPI DSI and MIPI CSI inputs.
283 */
284 pmic_clrsetbits(dev, PFUZE3000_VLD4CTL, 0xF, 0xA);
285
Adrian Alonso1a8150d2015-09-03 11:49:28 -0500286 return 0;
287}
288#endif
289
290int board_late_init(void)
291{
Peng Fan4fae48e2015-09-14 13:34:45 +0800292 struct wdog_regs *wdog = (struct wdog_regs *)WDOG1_BASE_ADDR;
293
Adrian Alonso1a8150d2015-09-03 11:49:28 -0500294 imx_iomux_v3_setup_multiple_pads(wdog_pads, ARRAY_SIZE(wdog_pads));
295
Peng Fan4fae48e2015-09-14 13:34:45 +0800296 set_wdog_reset(wdog);
297
298 /*
299 * Do not assert internal WDOG_RESET_B_DEB(controlled by bit 4),
300 * since we use PMIC_PWRON to reset the board.
301 */
302 clrsetbits_le16(&wdog->wcr, 0, 0x10);
Adrian Alonso1a8150d2015-09-03 11:49:28 -0500303
304 return 0;
305}
306
Adrian Alonso1a8150d2015-09-03 11:49:28 -0500307int checkboard(void)
308{
Fabio Estevam76b21ef2016-07-28 20:49:46 -0300309 char *mode;
310
311 if (IS_ENABLED(CONFIG_ARMV7_BOOT_SEC_DEFAULT))
312 mode = "secure";
313 else
314 mode = "non-secure";
315
316 printf("Board: i.MX7D SABRESD in %s mode\n", mode);
Adrian Alonso1a8150d2015-09-03 11:49:28 -0500317
318 return 0;
319}