blob: f8134b70421d04e371270b9da4ee8b43d36e86c7 [file] [log] [blame]
Dennis Gilmoreae28a5f2018-06-11 19:39:53 -05001// SPDX-License-Identifier: GPL-2.0+
2/*
3 * Copyright (C) 2018 Dennis Gilmore <dgilmore@redhat.com>
4 * based on board/solidrun/clearfog/clearfog.c
5 */
6
7#include <common.h>
8#include <i2c.h>
9#include <miiphy.h>
Simon Glass90526e92020-05-10 11:39:56 -060010#include <net.h>
Dennis Gilmoreae28a5f2018-06-11 19:39:53 -050011#include <netdev.h>
12#include <asm/io.h>
13#include <asm/arch/cpu.h>
14#include <asm/arch/soc.h>
15
16#include "../drivers/ddr/marvell/a38x/ddr3_init.h"
17#include <../serdes/a38x/high_speed_env_spec.h>
18
19DECLARE_GLOBAL_DATA_PTR;
20
Dennis Gilmoreae28a5f2018-06-11 19:39:53 -050021/*
22 * Those values and defines are taken from the Marvell U-Boot version
23 * "u-boot-2013.01-15t1-helios4" as well as the upstream config for clearfog
24 */
25#define BOARD_GPP_OUT_ENA_LOW 0xffffffff
26#define BOARD_GPP_OUT_ENA_MID 0xffffffff
27
28#define BOARD_GPP_OUT_VAL_LOW 0x0
29#define BOARD_GPP_OUT_VAL_MID 0x0
30#define BOARD_GPP_POL_LOW 0x0
31#define BOARD_GPP_POL_MID 0x0
32
Dennis Gilmoreae28a5f2018-06-11 19:39:53 -050033static struct serdes_map board_serdes_map[] = {
34 {SATA0, SERDES_SPEED_6_GBPS, SERDES_DEFAULT_MODE, 0, 0},
35 {USB3_HOST0, SERDES_SPEED_5_GBPS, SERDES_DEFAULT_MODE, 0, 0},
36 {SATA1, SERDES_SPEED_6_GBPS, SERDES_DEFAULT_MODE, 0, 0},
37 {SATA3, SERDES_SPEED_6_GBPS, SERDES_DEFAULT_MODE, 0, 0},
38 {SATA2, SERDES_SPEED_6_GBPS, SERDES_DEFAULT_MODE, 0, 0},
39 {USB3_HOST1, SERDES_SPEED_5_GBPS, SERDES_DEFAULT_MODE, 0, 0},
40};
41
42int hws_board_topology_load(struct serdes_map **serdes_map_array, u8 *count)
43{
44 *serdes_map_array = board_serdes_map;
45 *count = ARRAY_SIZE(board_serdes_map);
46 return 0;
47}
48
49/*
50 * Define the DDR layout / topology here in the board file. This will
51 * be used by the DDR3 init code in the SPL U-Boot version to configure
52 * the DDR3 controller.
53 */
54static struct mv_ddr_topology_map board_topology_map = {
55 DEBUG_LEVEL_ERROR,
56 0x1, /* active interfaces */
57 /* cs_mask, mirror, dqs_swap, ck_swap X PUPs */
58 { { { {0x1, 0, 0, 0},
59 {0x1, 0, 0, 0},
60 {0x1, 0, 0, 0},
61 {0x1, 0, 0, 0},
62 {0x1, 0, 0, 0} },
63 SPEED_BIN_DDR_1600K, /* speed_bin */
64 MV_DDR_DEV_WIDTH_16BIT, /* memory_width */
65 MV_DDR_DIE_CAP_8GBIT, /* mem_size */
Chris Packhamebb1a592018-12-03 14:26:49 +130066 MV_DDR_FREQ_800, /* frequency */
Dennis Gilmoreae28a5f2018-06-11 19:39:53 -050067 0, 0, /* cas_wl cas_l */
68 MV_DDR_TEMP_LOW, /* temperature */
69 MV_DDR_TIM_DEFAULT} }, /* timing */
70 BUS_MASK_32BIT_ECC, /* Busses mask */
71 MV_DDR_CFG_DEFAULT, /* ddr configuration data source */
72 { {0} }, /* raw spd data */
73 {0} /* timing parameters */
74};
75
76struct mv_ddr_topology_map *mv_ddr_topology_map_get(void)
77{
78 /* Return the board topology as defined in the board code */
79 return &board_topology_map;
80}
81
82int board_early_init_f(void)
83{
84 /* Configure MPP */
85 writel(0x11111111, MVEBU_MPP_BASE + 0x00);
86 writel(0x11111111, MVEBU_MPP_BASE + 0x04);
87 writel(0x10400011, MVEBU_MPP_BASE + 0x08);
88 writel(0x22043333, MVEBU_MPP_BASE + 0x0c);
89 writel(0x44400002, MVEBU_MPP_BASE + 0x10);
90 writel(0x41144004, MVEBU_MPP_BASE + 0x14);
91 writel(0x40333333, MVEBU_MPP_BASE + 0x18);
92 writel(0x00004444, MVEBU_MPP_BASE + 0x1c);
93
94 /* Set GPP Out value */
95 writel(BOARD_GPP_OUT_VAL_LOW, MVEBU_GPIO0_BASE + 0x00);
96 writel(BOARD_GPP_OUT_VAL_MID, MVEBU_GPIO1_BASE + 0x00);
97
98 /* Set GPP Polarity */
99 writel(BOARD_GPP_POL_LOW, MVEBU_GPIO0_BASE + 0x0c);
100 writel(BOARD_GPP_POL_MID, MVEBU_GPIO1_BASE + 0x0c);
101
102 /* Set GPP Out Enable */
103 writel(BOARD_GPP_OUT_ENA_LOW, MVEBU_GPIO0_BASE + 0x04);
104 writel(BOARD_GPP_OUT_ENA_MID, MVEBU_GPIO1_BASE + 0x04);
105
106 return 0;
107}
108
109int board_init(void)
110{
Dennis Gilmoreae28a5f2018-06-11 19:39:53 -0500111 /* Address of boot parameters */
112 gd->bd->bi_boot_params = mvebu_sdram_bar(0) + 0x100;
113
Dennis Gilmoreae28a5f2018-06-11 19:39:53 -0500114 return 0;
115}
116
117int checkboard(void)
118{
119 puts("Board: Helios4\n");
120
121 return 0;
122}
123
124int board_eth_init(bd_t *bis)
125{
126 cpu_eth_init(bis); /* Built in controller(s) come first */
127 return pci_eth_init(bis);
128}