blob: 34e0da1a1b7338cfb891cb3c5dadfca3c4b5aacb [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Vipin KUMAR5b1b1882010-06-29 10:53:34 +05302/*
3 * (C) Copyright 2010
4 * Vipin Kumar, ST Micoelectronics, vipin.kumar@st.com.
Vipin KUMAR5b1b1882010-06-29 10:53:34 +05305 */
6
7/*
Simon Glass64dcd252015-04-05 16:07:40 -06008 * Designware ethernet IP driver for U-Boot
Vipin KUMAR5b1b1882010-06-29 10:53:34 +05309 */
10
11#include <common.h>
Patrice Chotardba1f9662017-11-29 09:06:11 +010012#include <clk.h>
Simon Glass1eb69ae2019-11-14 12:57:39 -070013#include <cpu_func.h>
Simon Glass75577ba2015-04-05 16:07:41 -060014#include <dm.h>
Simon Glass64dcd252015-04-05 16:07:40 -060015#include <errno.h>
Vipin KUMAR5b1b1882010-06-29 10:53:34 +053016#include <miiphy.h>
17#include <malloc.h>
Simon Glass90526e92020-05-10 11:39:56 -060018#include <net.h>
Bin Meng8b7ee662015-09-11 03:24:35 -070019#include <pci.h>
Ley Foon Tan495c70f2018-06-14 18:45:23 +080020#include <reset.h>
Simon Glass90526e92020-05-10 11:39:56 -060021#include <asm/cache.h>
Simon Glass336d4612020-02-03 07:36:16 -070022#include <dm/device_compat.h>
Simon Glass61b29b82020-02-03 07:36:15 -070023#include <dm/devres.h>
Stefan Roeseef760252012-05-07 12:04:25 +020024#include <linux/compiler.h>
Vipin KUMAR5b1b1882010-06-29 10:53:34 +053025#include <linux/err.h>
Florian Fainelli7a9ca9d2017-12-09 14:59:55 -080026#include <linux/kernel.h>
Vipin KUMAR5b1b1882010-06-29 10:53:34 +053027#include <asm/io.h>
Jacob Chen6ec922f2017-03-27 16:54:17 +080028#include <power/regulator.h>
Vipin KUMAR5b1b1882010-06-29 10:53:34 +053029#include "designware.h"
30
Alexey Brodkin92a190a2014-01-22 20:54:06 +040031static int dw_mdio_read(struct mii_dev *bus, int addr, int devad, int reg)
32{
Sjoerd Simons90b7fc92016-02-28 22:24:55 +010033#ifdef CONFIG_DM_ETH
34 struct dw_eth_dev *priv = dev_get_priv((struct udevice *)bus->priv);
35 struct eth_mac_regs *mac_p = priv->mac_regs_p;
36#else
Alexey Brodkin92a190a2014-01-22 20:54:06 +040037 struct eth_mac_regs *mac_p = bus->priv;
Sjoerd Simons90b7fc92016-02-28 22:24:55 +010038#endif
Alexey Brodkin92a190a2014-01-22 20:54:06 +040039 ulong start;
40 u16 miiaddr;
41 int timeout = CONFIG_MDIO_TIMEOUT;
42
43 miiaddr = ((addr << MIIADDRSHIFT) & MII_ADDRMSK) |
44 ((reg << MIIREGSHIFT) & MII_REGMSK);
45
46 writel(miiaddr | MII_CLKRANGE_150_250M | MII_BUSY, &mac_p->miiaddr);
47
48 start = get_timer(0);
49 while (get_timer(start) < timeout) {
50 if (!(readl(&mac_p->miiaddr) & MII_BUSY))
51 return readl(&mac_p->miidata);
52 udelay(10);
53 };
54
Simon Glass64dcd252015-04-05 16:07:40 -060055 return -ETIMEDOUT;
Alexey Brodkin92a190a2014-01-22 20:54:06 +040056}
57
58static int dw_mdio_write(struct mii_dev *bus, int addr, int devad, int reg,
59 u16 val)
60{
Sjoerd Simons90b7fc92016-02-28 22:24:55 +010061#ifdef CONFIG_DM_ETH
62 struct dw_eth_dev *priv = dev_get_priv((struct udevice *)bus->priv);
63 struct eth_mac_regs *mac_p = priv->mac_regs_p;
64#else
Alexey Brodkin92a190a2014-01-22 20:54:06 +040065 struct eth_mac_regs *mac_p = bus->priv;
Sjoerd Simons90b7fc92016-02-28 22:24:55 +010066#endif
Alexey Brodkin92a190a2014-01-22 20:54:06 +040067 ulong start;
68 u16 miiaddr;
Simon Glass64dcd252015-04-05 16:07:40 -060069 int ret = -ETIMEDOUT, timeout = CONFIG_MDIO_TIMEOUT;
Alexey Brodkin92a190a2014-01-22 20:54:06 +040070
71 writel(val, &mac_p->miidata);
72 miiaddr = ((addr << MIIADDRSHIFT) & MII_ADDRMSK) |
73 ((reg << MIIREGSHIFT) & MII_REGMSK) | MII_WRITE;
74
75 writel(miiaddr | MII_CLKRANGE_150_250M | MII_BUSY, &mac_p->miiaddr);
76
77 start = get_timer(0);
78 while (get_timer(start) < timeout) {
79 if (!(readl(&mac_p->miiaddr) & MII_BUSY)) {
80 ret = 0;
81 break;
82 }
83 udelay(10);
84 };
85
86 return ret;
87}
88
Simon Glassbcee8d62019-12-06 21:41:35 -070089#if defined(CONFIG_DM_ETH) && CONFIG_IS_ENABLED(DM_GPIO)
Sjoerd Simons90b7fc92016-02-28 22:24:55 +010090static int dw_mdio_reset(struct mii_dev *bus)
91{
92 struct udevice *dev = bus->priv;
93 struct dw_eth_dev *priv = dev_get_priv(dev);
94 struct dw_eth_pdata *pdata = dev_get_platdata(dev);
95 int ret;
96
97 if (!dm_gpio_is_valid(&priv->reset_gpio))
98 return 0;
99
100 /* reset the phy */
101 ret = dm_gpio_set_value(&priv->reset_gpio, 0);
102 if (ret)
103 return ret;
104
105 udelay(pdata->reset_delays[0]);
106
107 ret = dm_gpio_set_value(&priv->reset_gpio, 1);
108 if (ret)
109 return ret;
110
111 udelay(pdata->reset_delays[1]);
112
113 ret = dm_gpio_set_value(&priv->reset_gpio, 0);
114 if (ret)
115 return ret;
116
117 udelay(pdata->reset_delays[2]);
118
119 return 0;
120}
121#endif
122
123static int dw_mdio_init(const char *name, void *priv)
Alexey Brodkin92a190a2014-01-22 20:54:06 +0400124{
125 struct mii_dev *bus = mdio_alloc();
126
127 if (!bus) {
128 printf("Failed to allocate MDIO bus\n");
Simon Glass64dcd252015-04-05 16:07:40 -0600129 return -ENOMEM;
Alexey Brodkin92a190a2014-01-22 20:54:06 +0400130 }
131
132 bus->read = dw_mdio_read;
133 bus->write = dw_mdio_write;
Ben Whitten192bc692015-12-30 13:05:58 +0000134 snprintf(bus->name, sizeof(bus->name), "%s", name);
Simon Glassbcee8d62019-12-06 21:41:35 -0700135#if defined(CONFIG_DM_ETH) && CONFIG_IS_ENABLED(DM_GPIO)
Sjoerd Simons90b7fc92016-02-28 22:24:55 +0100136 bus->reset = dw_mdio_reset;
137#endif
Alexey Brodkin92a190a2014-01-22 20:54:06 +0400138
Sjoerd Simons90b7fc92016-02-28 22:24:55 +0100139 bus->priv = priv;
Alexey Brodkin92a190a2014-01-22 20:54:06 +0400140
141 return mdio_register(bus);
142}
Vipin Kumar13edd172012-03-26 00:09:56 +0000143
Simon Glass64dcd252015-04-05 16:07:40 -0600144static void tx_descs_init(struct dw_eth_dev *priv)
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530145{
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530146 struct eth_dma_regs *dma_p = priv->dma_regs_p;
147 struct dmamacdescr *desc_table_p = &priv->tx_mac_descrtable[0];
148 char *txbuffs = &priv->txbuffs[0];
149 struct dmamacdescr *desc_p;
150 u32 idx;
151
152 for (idx = 0; idx < CONFIG_TX_DESCR_NUM; idx++) {
153 desc_p = &desc_table_p[idx];
Beniamino Galvani0e1a3e32016-05-08 08:30:15 +0200154 desc_p->dmamac_addr = (ulong)&txbuffs[idx * CONFIG_ETH_BUFSIZE];
155 desc_p->dmamac_next = (ulong)&desc_table_p[idx + 1];
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530156
157#if defined(CONFIG_DW_ALTDESCRIPTOR)
158 desc_p->txrx_status &= ~(DESC_TXSTS_TXINT | DESC_TXSTS_TXLAST |
Marek Vasut2b261092015-12-20 03:59:23 +0100159 DESC_TXSTS_TXFIRST | DESC_TXSTS_TXCRCDIS |
160 DESC_TXSTS_TXCHECKINSCTRL |
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530161 DESC_TXSTS_TXRINGEND | DESC_TXSTS_TXPADDIS);
162
163 desc_p->txrx_status |= DESC_TXSTS_TXCHAIN;
164 desc_p->dmamac_cntl = 0;
165 desc_p->txrx_status &= ~(DESC_TXSTS_MSK | DESC_TXSTS_OWNBYDMA);
166#else
167 desc_p->dmamac_cntl = DESC_TXCTRL_TXCHAIN;
168 desc_p->txrx_status = 0;
169#endif
170 }
171
172 /* Correcting the last pointer of the chain */
Beniamino Galvani0e1a3e32016-05-08 08:30:15 +0200173 desc_p->dmamac_next = (ulong)&desc_table_p[0];
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530174
Alexey Brodkin50b0df82014-01-22 20:49:09 +0400175 /* Flush all Tx buffer descriptors at once */
Beniamino Galvani0e1a3e32016-05-08 08:30:15 +0200176 flush_dcache_range((ulong)priv->tx_mac_descrtable,
177 (ulong)priv->tx_mac_descrtable +
Alexey Brodkin50b0df82014-01-22 20:49:09 +0400178 sizeof(priv->tx_mac_descrtable));
179
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530180 writel((ulong)&desc_table_p[0], &dma_p->txdesclistaddr);
Alexey Brodkin74cb7082014-01-13 13:28:38 +0400181 priv->tx_currdescnum = 0;
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530182}
183
Simon Glass64dcd252015-04-05 16:07:40 -0600184static void rx_descs_init(struct dw_eth_dev *priv)
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530185{
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530186 struct eth_dma_regs *dma_p = priv->dma_regs_p;
187 struct dmamacdescr *desc_table_p = &priv->rx_mac_descrtable[0];
188 char *rxbuffs = &priv->rxbuffs[0];
189 struct dmamacdescr *desc_p;
190 u32 idx;
191
Alexey Brodkin50b0df82014-01-22 20:49:09 +0400192 /* Before passing buffers to GMAC we need to make sure zeros
193 * written there right after "priv" structure allocation were
194 * flushed into RAM.
195 * Otherwise there's a chance to get some of them flushed in RAM when
196 * GMAC is already pushing data to RAM via DMA. This way incoming from
197 * GMAC data will be corrupted. */
Beniamino Galvani0e1a3e32016-05-08 08:30:15 +0200198 flush_dcache_range((ulong)rxbuffs, (ulong)rxbuffs + RX_TOTAL_BUFSIZE);
Alexey Brodkin50b0df82014-01-22 20:49:09 +0400199
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530200 for (idx = 0; idx < CONFIG_RX_DESCR_NUM; idx++) {
201 desc_p = &desc_table_p[idx];
Beniamino Galvani0e1a3e32016-05-08 08:30:15 +0200202 desc_p->dmamac_addr = (ulong)&rxbuffs[idx * CONFIG_ETH_BUFSIZE];
203 desc_p->dmamac_next = (ulong)&desc_table_p[idx + 1];
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530204
205 desc_p->dmamac_cntl =
Marek Vasut2b261092015-12-20 03:59:23 +0100206 (MAC_MAX_FRAME_SZ & DESC_RXCTRL_SIZE1MASK) |
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530207 DESC_RXCTRL_RXCHAIN;
208
209 desc_p->txrx_status = DESC_RXSTS_OWNBYDMA;
210 }
211
212 /* Correcting the last pointer of the chain */
Beniamino Galvani0e1a3e32016-05-08 08:30:15 +0200213 desc_p->dmamac_next = (ulong)&desc_table_p[0];
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530214
Alexey Brodkin50b0df82014-01-22 20:49:09 +0400215 /* Flush all Rx buffer descriptors at once */
Beniamino Galvani0e1a3e32016-05-08 08:30:15 +0200216 flush_dcache_range((ulong)priv->rx_mac_descrtable,
217 (ulong)priv->rx_mac_descrtable +
Alexey Brodkin50b0df82014-01-22 20:49:09 +0400218 sizeof(priv->rx_mac_descrtable));
219
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530220 writel((ulong)&desc_table_p[0], &dma_p->rxdesclistaddr);
Alexey Brodkin74cb7082014-01-13 13:28:38 +0400221 priv->rx_currdescnum = 0;
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530222}
223
Simon Glass64dcd252015-04-05 16:07:40 -0600224static int _dw_write_hwaddr(struct dw_eth_dev *priv, u8 *mac_id)
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530225{
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530226 struct eth_mac_regs *mac_p = priv->mac_regs_p;
227 u32 macid_lo, macid_hi;
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530228
Alexey Brodkin92a190a2014-01-22 20:54:06 +0400229 macid_lo = mac_id[0] + (mac_id[1] << 8) + (mac_id[2] << 16) +
230 (mac_id[3] << 24);
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530231 macid_hi = mac_id[4] + (mac_id[5] << 8);
232
233 writel(macid_hi, &mac_p->macaddr0hi);
234 writel(macid_lo, &mac_p->macaddr0lo);
235
236 return 0;
237}
238
Simon Glass0ea38db2017-01-11 11:46:08 +0100239static int dw_adjust_link(struct dw_eth_dev *priv, struct eth_mac_regs *mac_p,
240 struct phy_device *phydev)
Alexey Brodkin92a190a2014-01-22 20:54:06 +0400241{
242 u32 conf = readl(&mac_p->conf) | FRAMEBURSTENABLE | DISABLERXOWN;
243
244 if (!phydev->link) {
245 printf("%s: No link.\n", phydev->dev->name);
Simon Glass0ea38db2017-01-11 11:46:08 +0100246 return 0;
Alexey Brodkin92a190a2014-01-22 20:54:06 +0400247 }
248
249 if (phydev->speed != 1000)
250 conf |= MII_PORTSELECT;
Alexey Brodkinb884c3f2016-01-13 16:59:36 +0300251 else
252 conf &= ~MII_PORTSELECT;
Alexey Brodkin92a190a2014-01-22 20:54:06 +0400253
254 if (phydev->speed == 100)
255 conf |= FES_100;
256
257 if (phydev->duplex)
258 conf |= FULLDPLXMODE;
259
260 writel(conf, &mac_p->conf);
261
262 printf("Speed: %d, %s duplex%s\n", phydev->speed,
263 (phydev->duplex) ? "full" : "half",
264 (phydev->port == PORT_FIBRE) ? ", fiber mode" : "");
Simon Glass0ea38db2017-01-11 11:46:08 +0100265
266 return 0;
Alexey Brodkin92a190a2014-01-22 20:54:06 +0400267}
268
Simon Glass64dcd252015-04-05 16:07:40 -0600269static void _dw_eth_halt(struct dw_eth_dev *priv)
Alexey Brodkin92a190a2014-01-22 20:54:06 +0400270{
Alexey Brodkin92a190a2014-01-22 20:54:06 +0400271 struct eth_mac_regs *mac_p = priv->mac_regs_p;
272 struct eth_dma_regs *dma_p = priv->dma_regs_p;
273
274 writel(readl(&mac_p->conf) & ~(RXENABLE | TXENABLE), &mac_p->conf);
275 writel(readl(&dma_p->opmode) & ~(RXSTART | TXSTART), &dma_p->opmode);
276
277 phy_shutdown(priv->phydev);
278}
279
Simon Glasse72ced22017-01-11 11:46:10 +0100280int designware_eth_init(struct dw_eth_dev *priv, u8 *enetaddr)
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530281{
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530282 struct eth_mac_regs *mac_p = priv->mac_regs_p;
283 struct eth_dma_regs *dma_p = priv->dma_regs_p;
Alexey Brodkin92a190a2014-01-22 20:54:06 +0400284 unsigned int start;
Simon Glass64dcd252015-04-05 16:07:40 -0600285 int ret;
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530286
Alexey Brodkin92a190a2014-01-22 20:54:06 +0400287 writel(readl(&dma_p->busmode) | DMAMAC_SRST, &dma_p->busmode);
Vipin Kumar13edd172012-03-26 00:09:56 +0000288
Quentin Schulzc6122192018-06-04 12:17:33 +0200289 /*
290 * When a MII PHY is used, we must set the PS bit for the DMA
291 * reset to succeed.
292 */
293 if (priv->phydev->interface == PHY_INTERFACE_MODE_MII)
294 writel(readl(&mac_p->conf) | MII_PORTSELECT, &mac_p->conf);
295 else
296 writel(readl(&mac_p->conf) & ~MII_PORTSELECT, &mac_p->conf);
297
Alexey Brodkin92a190a2014-01-22 20:54:06 +0400298 start = get_timer(0);
299 while (readl(&dma_p->busmode) & DMAMAC_SRST) {
Alexey Brodkin875143f2015-01-13 17:10:24 +0300300 if (get_timer(start) >= CONFIG_MACRESET_TIMEOUT) {
301 printf("DMA reset timeout\n");
Simon Glass64dcd252015-04-05 16:07:40 -0600302 return -ETIMEDOUT;
Alexey Brodkin875143f2015-01-13 17:10:24 +0300303 }
Stefan Roeseef760252012-05-07 12:04:25 +0200304
Alexey Brodkin92a190a2014-01-22 20:54:06 +0400305 mdelay(100);
306 };
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530307
Bin Mengf3edfd32015-06-15 18:40:19 +0800308 /*
309 * Soft reset above clears HW address registers.
310 * So we have to set it here once again.
311 */
312 _dw_write_hwaddr(priv, enetaddr);
313
Simon Glass64dcd252015-04-05 16:07:40 -0600314 rx_descs_init(priv);
315 tx_descs_init(priv);
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530316
Ian Campbell49692c52014-05-08 22:26:35 +0100317 writel(FIXEDBURST | PRIORXTX_41 | DMA_PBL, &dma_p->busmode);
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530318
Sonic Zhangd2279222015-01-29 14:38:50 +0800319#ifndef CONFIG_DW_MAC_FORCE_THRESHOLD_MODE
Alexey Brodkin92a190a2014-01-22 20:54:06 +0400320 writel(readl(&dma_p->opmode) | FLUSHTXFIFO | STOREFORWARD,
321 &dma_p->opmode);
Sonic Zhangd2279222015-01-29 14:38:50 +0800322#else
323 writel(readl(&dma_p->opmode) | FLUSHTXFIFO,
324 &dma_p->opmode);
325#endif
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530326
Alexey Brodkin92a190a2014-01-22 20:54:06 +0400327 writel(readl(&dma_p->opmode) | RXSTART | TXSTART, &dma_p->opmode);
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530328
Sonic Zhang2ddaf132015-01-29 13:37:31 +0800329#ifdef CONFIG_DW_AXI_BURST_LEN
330 writel((CONFIG_DW_AXI_BURST_LEN & 0x1FF >> 1), &dma_p->axibus);
331#endif
332
Alexey Brodkin92a190a2014-01-22 20:54:06 +0400333 /* Start up the PHY */
Simon Glass64dcd252015-04-05 16:07:40 -0600334 ret = phy_startup(priv->phydev);
335 if (ret) {
Alexey Brodkin92a190a2014-01-22 20:54:06 +0400336 printf("Could not initialize PHY %s\n",
337 priv->phydev->dev->name);
Simon Glass64dcd252015-04-05 16:07:40 -0600338 return ret;
Vipin Kumar9afc1af2012-05-07 13:06:44 +0530339 }
340
Simon Glass0ea38db2017-01-11 11:46:08 +0100341 ret = dw_adjust_link(priv, mac_p, priv->phydev);
342 if (ret)
343 return ret;
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530344
Simon Glassf63f28e2017-01-11 11:46:09 +0100345 return 0;
346}
347
Simon Glasse72ced22017-01-11 11:46:10 +0100348int designware_eth_enable(struct dw_eth_dev *priv)
Simon Glassf63f28e2017-01-11 11:46:09 +0100349{
350 struct eth_mac_regs *mac_p = priv->mac_regs_p;
351
Alexey Brodkin92a190a2014-01-22 20:54:06 +0400352 if (!priv->phydev->link)
Simon Glass64dcd252015-04-05 16:07:40 -0600353 return -EIO;
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530354
Armando Viscontiaa510052012-03-26 00:09:55 +0000355 writel(readl(&mac_p->conf) | RXENABLE | TXENABLE, &mac_p->conf);
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530356
357 return 0;
358}
359
Florian Fainelli7a9ca9d2017-12-09 14:59:55 -0800360#define ETH_ZLEN 60
361
Simon Glass64dcd252015-04-05 16:07:40 -0600362static int _dw_eth_send(struct dw_eth_dev *priv, void *packet, int length)
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530363{
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530364 struct eth_dma_regs *dma_p = priv->dma_regs_p;
365 u32 desc_num = priv->tx_currdescnum;
366 struct dmamacdescr *desc_p = &priv->tx_mac_descrtable[desc_num];
Beniamino Galvani0e1a3e32016-05-08 08:30:15 +0200367 ulong desc_start = (ulong)desc_p;
368 ulong desc_end = desc_start +
Marek Vasut96cec172014-09-15 01:05:23 +0200369 roundup(sizeof(*desc_p), ARCH_DMA_MINALIGN);
Beniamino Galvani0e1a3e32016-05-08 08:30:15 +0200370 ulong data_start = desc_p->dmamac_addr;
371 ulong data_end = data_start + roundup(length, ARCH_DMA_MINALIGN);
Ian Campbell964ea7c2014-05-08 22:26:33 +0100372 /*
373 * Strictly we only need to invalidate the "txrx_status" field
374 * for the following check, but on some platforms we cannot
Marek Vasut96cec172014-09-15 01:05:23 +0200375 * invalidate only 4 bytes, so we flush the entire descriptor,
376 * which is 16 bytes in total. This is safe because the
377 * individual descriptors in the array are each aligned to
378 * ARCH_DMA_MINALIGN and padded appropriately.
Ian Campbell964ea7c2014-05-08 22:26:33 +0100379 */
Marek Vasut96cec172014-09-15 01:05:23 +0200380 invalidate_dcache_range(desc_start, desc_end);
Alexey Brodkin50b0df82014-01-22 20:49:09 +0400381
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530382 /* Check if the descriptor is owned by CPU */
383 if (desc_p->txrx_status & DESC_TXSTS_OWNBYDMA) {
384 printf("CPU not owner of tx frame\n");
Simon Glass64dcd252015-04-05 16:07:40 -0600385 return -EPERM;
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530386 }
387
Beniamino Galvani0e1a3e32016-05-08 08:30:15 +0200388 memcpy((void *)data_start, packet, length);
Simon Goldschmidt7efb75b2018-11-17 10:24:42 +0100389 if (length < ETH_ZLEN) {
390 memset(&((char *)data_start)[length], 0, ETH_ZLEN - length);
391 length = ETH_ZLEN;
392 }
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530393
Alexey Brodkin50b0df82014-01-22 20:49:09 +0400394 /* Flush data to be sent */
Marek Vasut96cec172014-09-15 01:05:23 +0200395 flush_dcache_range(data_start, data_end);
Alexey Brodkin50b0df82014-01-22 20:49:09 +0400396
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530397#if defined(CONFIG_DW_ALTDESCRIPTOR)
398 desc_p->txrx_status |= DESC_TXSTS_TXFIRST | DESC_TXSTS_TXLAST;
Simon Goldschmidtae8ac8d2018-11-17 10:24:41 +0100399 desc_p->dmamac_cntl = (desc_p->dmamac_cntl & ~DESC_TXCTRL_SIZE1MASK) |
400 ((length << DESC_TXCTRL_SIZE1SHFT) &
401 DESC_TXCTRL_SIZE1MASK);
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530402
403 desc_p->txrx_status &= ~(DESC_TXSTS_MSK);
404 desc_p->txrx_status |= DESC_TXSTS_OWNBYDMA;
405#else
Simon Goldschmidtae8ac8d2018-11-17 10:24:41 +0100406 desc_p->dmamac_cntl = (desc_p->dmamac_cntl & ~DESC_TXCTRL_SIZE1MASK) |
407 ((length << DESC_TXCTRL_SIZE1SHFT) &
408 DESC_TXCTRL_SIZE1MASK) | DESC_TXCTRL_TXLAST |
409 DESC_TXCTRL_TXFIRST;
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530410
411 desc_p->txrx_status = DESC_TXSTS_OWNBYDMA;
412#endif
413
Alexey Brodkin50b0df82014-01-22 20:49:09 +0400414 /* Flush modified buffer descriptor */
Marek Vasut96cec172014-09-15 01:05:23 +0200415 flush_dcache_range(desc_start, desc_end);
Alexey Brodkin50b0df82014-01-22 20:49:09 +0400416
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530417 /* Test the wrap-around condition. */
418 if (++desc_num >= CONFIG_TX_DESCR_NUM)
419 desc_num = 0;
420
421 priv->tx_currdescnum = desc_num;
422
423 /* Start the transmission */
424 writel(POLL_DATA, &dma_p->txpolldemand);
425
426 return 0;
427}
428
Simon Glass75577ba2015-04-05 16:07:41 -0600429static int _dw_eth_recv(struct dw_eth_dev *priv, uchar **packetp)
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530430{
Alexey Brodkin50b0df82014-01-22 20:49:09 +0400431 u32 status, desc_num = priv->rx_currdescnum;
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530432 struct dmamacdescr *desc_p = &priv->rx_mac_descrtable[desc_num];
Simon Glass75577ba2015-04-05 16:07:41 -0600433 int length = -EAGAIN;
Beniamino Galvani0e1a3e32016-05-08 08:30:15 +0200434 ulong desc_start = (ulong)desc_p;
435 ulong desc_end = desc_start +
Marek Vasut96cec172014-09-15 01:05:23 +0200436 roundup(sizeof(*desc_p), ARCH_DMA_MINALIGN);
Beniamino Galvani0e1a3e32016-05-08 08:30:15 +0200437 ulong data_start = desc_p->dmamac_addr;
438 ulong data_end;
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530439
Alexey Brodkin50b0df82014-01-22 20:49:09 +0400440 /* Invalidate entire buffer descriptor */
Marek Vasut96cec172014-09-15 01:05:23 +0200441 invalidate_dcache_range(desc_start, desc_end);
Alexey Brodkin50b0df82014-01-22 20:49:09 +0400442
443 status = desc_p->txrx_status;
444
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530445 /* Check if the owner is the CPU */
446 if (!(status & DESC_RXSTS_OWNBYDMA)) {
447
Marek Vasut2b261092015-12-20 03:59:23 +0100448 length = (status & DESC_RXSTS_FRMLENMSK) >>
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530449 DESC_RXSTS_FRMLENSHFT;
450
Alexey Brodkin50b0df82014-01-22 20:49:09 +0400451 /* Invalidate received data */
Marek Vasut96cec172014-09-15 01:05:23 +0200452 data_end = data_start + roundup(length, ARCH_DMA_MINALIGN);
453 invalidate_dcache_range(data_start, data_end);
Beniamino Galvani0e1a3e32016-05-08 08:30:15 +0200454 *packetp = (uchar *)(ulong)desc_p->dmamac_addr;
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530455 }
456
Simon Glass75577ba2015-04-05 16:07:41 -0600457 return length;
458}
459
460static int _dw_free_pkt(struct dw_eth_dev *priv)
461{
462 u32 desc_num = priv->rx_currdescnum;
463 struct dmamacdescr *desc_p = &priv->rx_mac_descrtable[desc_num];
Beniamino Galvani0e1a3e32016-05-08 08:30:15 +0200464 ulong desc_start = (ulong)desc_p;
465 ulong desc_end = desc_start +
Simon Glass75577ba2015-04-05 16:07:41 -0600466 roundup(sizeof(*desc_p), ARCH_DMA_MINALIGN);
467
468 /*
469 * Make the current descriptor valid again and go to
470 * the next one
471 */
472 desc_p->txrx_status |= DESC_RXSTS_OWNBYDMA;
473
474 /* Flush only status field - others weren't changed */
475 flush_dcache_range(desc_start, desc_end);
476
477 /* Test the wrap-around condition. */
478 if (++desc_num >= CONFIG_RX_DESCR_NUM)
479 desc_num = 0;
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530480 priv->rx_currdescnum = desc_num;
481
Simon Glass75577ba2015-04-05 16:07:41 -0600482 return 0;
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530483}
484
Simon Glass64dcd252015-04-05 16:07:40 -0600485static int dw_phy_init(struct dw_eth_dev *priv, void *dev)
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530486{
Alexey Brodkin92a190a2014-01-22 20:54:06 +0400487 struct phy_device *phydev;
Simon Goldschmidt5dce9df2019-07-15 21:53:05 +0200488 int phy_addr = -1, ret;
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530489
Alexey Brodkin92a190a2014-01-22 20:54:06 +0400490#ifdef CONFIG_PHY_ADDR
Simon Goldschmidt5dce9df2019-07-15 21:53:05 +0200491 phy_addr = CONFIG_PHY_ADDR;
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530492#endif
493
Simon Goldschmidt5dce9df2019-07-15 21:53:05 +0200494 phydev = phy_connect(priv->bus, phy_addr, dev, priv->interface);
Alexey Brodkin92a190a2014-01-22 20:54:06 +0400495 if (!phydev)
Simon Glass64dcd252015-04-05 16:07:40 -0600496 return -ENODEV;
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530497
Alexey Brodkin92a190a2014-01-22 20:54:06 +0400498 phydev->supported &= PHY_GBIT_FEATURES;
Alexey Brodkin6968ec92016-01-13 16:59:37 +0300499 if (priv->max_speed) {
500 ret = phy_set_supported(phydev, priv->max_speed);
501 if (ret)
502 return ret;
503 }
Alexey Brodkin92a190a2014-01-22 20:54:06 +0400504 phydev->advertising = phydev->supported;
505
506 priv->phydev = phydev;
507 phy_config(phydev);
508
Simon Glass64dcd252015-04-05 16:07:40 -0600509 return 0;
510}
511
Simon Glass75577ba2015-04-05 16:07:41 -0600512#ifndef CONFIG_DM_ETH
Simon Glass64dcd252015-04-05 16:07:40 -0600513static int dw_eth_init(struct eth_device *dev, bd_t *bis)
514{
Simon Glassf63f28e2017-01-11 11:46:09 +0100515 int ret;
516
Simon Glasse72ced22017-01-11 11:46:10 +0100517 ret = designware_eth_init(dev->priv, dev->enetaddr);
Simon Glassf63f28e2017-01-11 11:46:09 +0100518 if (!ret)
519 ret = designware_eth_enable(dev->priv);
520
521 return ret;
Simon Glass64dcd252015-04-05 16:07:40 -0600522}
523
524static int dw_eth_send(struct eth_device *dev, void *packet, int length)
525{
526 return _dw_eth_send(dev->priv, packet, length);
527}
528
529static int dw_eth_recv(struct eth_device *dev)
530{
Simon Glass75577ba2015-04-05 16:07:41 -0600531 uchar *packet;
532 int length;
533
534 length = _dw_eth_recv(dev->priv, &packet);
535 if (length == -EAGAIN)
536 return 0;
537 net_process_received_packet(packet, length);
538
539 _dw_free_pkt(dev->priv);
540
541 return 0;
Simon Glass64dcd252015-04-05 16:07:40 -0600542}
543
544static void dw_eth_halt(struct eth_device *dev)
545{
546 return _dw_eth_halt(dev->priv);
547}
548
549static int dw_write_hwaddr(struct eth_device *dev)
550{
551 return _dw_write_hwaddr(dev->priv, dev->enetaddr);
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530552}
553
Alexey Brodkin92a190a2014-01-22 20:54:06 +0400554int designware_initialize(ulong base_addr, u32 interface)
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530555{
556 struct eth_device *dev;
557 struct dw_eth_dev *priv;
558
559 dev = (struct eth_device *) malloc(sizeof(struct eth_device));
560 if (!dev)
561 return -ENOMEM;
562
563 /*
564 * Since the priv structure contains the descriptors which need a strict
565 * buswidth alignment, memalign is used to allocate memory
566 */
Ian Campbell1c848a22014-05-08 22:26:32 +0100567 priv = (struct dw_eth_dev *) memalign(ARCH_DMA_MINALIGN,
568 sizeof(struct dw_eth_dev));
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530569 if (!priv) {
570 free(dev);
571 return -ENOMEM;
572 }
573
Beniamino Galvani0e1a3e32016-05-08 08:30:15 +0200574 if ((phys_addr_t)priv + sizeof(*priv) > (1ULL << 32)) {
575 printf("designware: buffers are outside DMA memory\n");
576 return -EINVAL;
577 }
578
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530579 memset(dev, 0, sizeof(struct eth_device));
580 memset(priv, 0, sizeof(struct dw_eth_dev));
581
Alexey Brodkin92a190a2014-01-22 20:54:06 +0400582 sprintf(dev->name, "dwmac.%lx", base_addr);
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530583 dev->iobase = (int)base_addr;
584 dev->priv = priv;
585
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530586 priv->dev = dev;
587 priv->mac_regs_p = (struct eth_mac_regs *)base_addr;
588 priv->dma_regs_p = (struct eth_dma_regs *)(base_addr +
589 DW_DMA_BASE_OFFSET);
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530590
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530591 dev->init = dw_eth_init;
592 dev->send = dw_eth_send;
593 dev->recv = dw_eth_recv;
594 dev->halt = dw_eth_halt;
595 dev->write_hwaddr = dw_write_hwaddr;
596
597 eth_register(dev);
598
Alexey Brodkin92a190a2014-01-22 20:54:06 +0400599 priv->interface = interface;
600
601 dw_mdio_init(dev->name, priv->mac_regs_p);
602 priv->bus = miiphy_get_dev_by_name(dev->name);
603
Simon Glass64dcd252015-04-05 16:07:40 -0600604 return dw_phy_init(priv, dev);
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530605}
Simon Glass75577ba2015-04-05 16:07:41 -0600606#endif
607
608#ifdef CONFIG_DM_ETH
609static int designware_eth_start(struct udevice *dev)
610{
611 struct eth_pdata *pdata = dev_get_platdata(dev);
Simon Glassf63f28e2017-01-11 11:46:09 +0100612 struct dw_eth_dev *priv = dev_get_priv(dev);
613 int ret;
Simon Glass75577ba2015-04-05 16:07:41 -0600614
Simon Glasse72ced22017-01-11 11:46:10 +0100615 ret = designware_eth_init(priv, pdata->enetaddr);
Simon Glassf63f28e2017-01-11 11:46:09 +0100616 if (ret)
617 return ret;
618 ret = designware_eth_enable(priv);
619 if (ret)
620 return ret;
621
622 return 0;
Simon Glass75577ba2015-04-05 16:07:41 -0600623}
624
Simon Glasse72ced22017-01-11 11:46:10 +0100625int designware_eth_send(struct udevice *dev, void *packet, int length)
Simon Glass75577ba2015-04-05 16:07:41 -0600626{
627 struct dw_eth_dev *priv = dev_get_priv(dev);
628
629 return _dw_eth_send(priv, packet, length);
630}
631
Simon Glasse72ced22017-01-11 11:46:10 +0100632int designware_eth_recv(struct udevice *dev, int flags, uchar **packetp)
Simon Glass75577ba2015-04-05 16:07:41 -0600633{
634 struct dw_eth_dev *priv = dev_get_priv(dev);
635
636 return _dw_eth_recv(priv, packetp);
637}
638
Simon Glasse72ced22017-01-11 11:46:10 +0100639int designware_eth_free_pkt(struct udevice *dev, uchar *packet, int length)
Simon Glass75577ba2015-04-05 16:07:41 -0600640{
641 struct dw_eth_dev *priv = dev_get_priv(dev);
642
643 return _dw_free_pkt(priv);
644}
645
Simon Glasse72ced22017-01-11 11:46:10 +0100646void designware_eth_stop(struct udevice *dev)
Simon Glass75577ba2015-04-05 16:07:41 -0600647{
648 struct dw_eth_dev *priv = dev_get_priv(dev);
649
650 return _dw_eth_halt(priv);
651}
652
Simon Glasse72ced22017-01-11 11:46:10 +0100653int designware_eth_write_hwaddr(struct udevice *dev)
Simon Glass75577ba2015-04-05 16:07:41 -0600654{
655 struct eth_pdata *pdata = dev_get_platdata(dev);
656 struct dw_eth_dev *priv = dev_get_priv(dev);
657
658 return _dw_write_hwaddr(priv, pdata->enetaddr);
659}
660
Bin Meng8b7ee662015-09-11 03:24:35 -0700661static int designware_eth_bind(struct udevice *dev)
662{
663#ifdef CONFIG_DM_PCI
664 static int num_cards;
665 char name[20];
666
667 /* Create a unique device name for PCI type devices */
668 if (device_is_on_pci_bus(dev)) {
669 sprintf(name, "eth_designware#%u", num_cards++);
670 device_set_name(dev, name);
671 }
672#endif
673
674 return 0;
675}
676
Sjoerd Simonsb9e08d02017-01-11 11:46:07 +0100677int designware_eth_probe(struct udevice *dev)
Simon Glass75577ba2015-04-05 16:07:41 -0600678{
679 struct eth_pdata *pdata = dev_get_platdata(dev);
680 struct dw_eth_dev *priv = dev_get_priv(dev);
Bin Mengf0dc73c2015-09-03 05:37:29 -0700681 u32 iobase = pdata->iobase;
Beniamino Galvani0e1a3e32016-05-08 08:30:15 +0200682 ulong ioaddr;
Simon Goldschmidt4ee587e2019-07-12 21:07:03 +0200683 int ret, err;
Ley Foon Tan495c70f2018-06-14 18:45:23 +0800684 struct reset_ctl_bulk reset_bulk;
Patrice Chotardba1f9662017-11-29 09:06:11 +0100685#ifdef CONFIG_CLK
Simon Goldschmidt4ee587e2019-07-12 21:07:03 +0200686 int i, clock_nb;
Patrice Chotardba1f9662017-11-29 09:06:11 +0100687
688 priv->clock_count = 0;
689 clock_nb = dev_count_phandle_with_args(dev, "clocks", "#clock-cells");
690 if (clock_nb > 0) {
691 priv->clocks = devm_kcalloc(dev, clock_nb, sizeof(struct clk),
692 GFP_KERNEL);
693 if (!priv->clocks)
694 return -ENOMEM;
695
696 for (i = 0; i < clock_nb; i++) {
697 err = clk_get_by_index(dev, i, &priv->clocks[i]);
698 if (err < 0)
699 break;
700
701 err = clk_enable(&priv->clocks[i]);
Eugeniy Paltsev1693a572018-02-06 17:12:09 +0300702 if (err && err != -ENOSYS && err != -ENOTSUPP) {
Patrice Chotardba1f9662017-11-29 09:06:11 +0100703 pr_err("failed to enable clock %d\n", i);
704 clk_free(&priv->clocks[i]);
705 goto clk_err;
706 }
707 priv->clock_count++;
708 }
709 } else if (clock_nb != -ENOENT) {
710 pr_err("failed to get clock phandle(%d)\n", clock_nb);
711 return clock_nb;
712 }
713#endif
Simon Glass75577ba2015-04-05 16:07:41 -0600714
Jacob Chen6ec922f2017-03-27 16:54:17 +0800715#if defined(CONFIG_DM_REGULATOR)
716 struct udevice *phy_supply;
717
718 ret = device_get_supply_regulator(dev, "phy-supply",
719 &phy_supply);
720 if (ret) {
721 debug("%s: No phy supply\n", dev->name);
722 } else {
723 ret = regulator_set_enable(phy_supply, true);
724 if (ret) {
725 puts("Error enabling phy supply\n");
726 return ret;
727 }
728 }
729#endif
730
Ley Foon Tan495c70f2018-06-14 18:45:23 +0800731 ret = reset_get_bulk(dev, &reset_bulk);
732 if (ret)
733 dev_warn(dev, "Can't get reset: %d\n", ret);
734 else
735 reset_deassert_bulk(&reset_bulk);
736
Bin Meng8b7ee662015-09-11 03:24:35 -0700737#ifdef CONFIG_DM_PCI
738 /*
739 * If we are on PCI bus, either directly attached to a PCI root port,
740 * or via a PCI bridge, fill in platdata before we probe the hardware.
741 */
742 if (device_is_on_pci_bus(dev)) {
Bin Meng8b7ee662015-09-11 03:24:35 -0700743 dm_pci_read_config32(dev, PCI_BASE_ADDRESS_0, &iobase);
744 iobase &= PCI_BASE_ADDRESS_MEM_MASK;
Bin Meng6758a6c2016-02-02 05:58:00 -0800745 iobase = dm_pci_mem_to_phys(dev, iobase);
Bin Meng8b7ee662015-09-11 03:24:35 -0700746
747 pdata->iobase = iobase;
748 pdata->phy_interface = PHY_INTERFACE_MODE_RMII;
749 }
750#endif
751
Bin Mengf0dc73c2015-09-03 05:37:29 -0700752 debug("%s, iobase=%x, priv=%p\n", __func__, iobase, priv);
Beniamino Galvani0e1a3e32016-05-08 08:30:15 +0200753 ioaddr = iobase;
754 priv->mac_regs_p = (struct eth_mac_regs *)ioaddr;
755 priv->dma_regs_p = (struct eth_dma_regs *)(ioaddr + DW_DMA_BASE_OFFSET);
Simon Glass75577ba2015-04-05 16:07:41 -0600756 priv->interface = pdata->phy_interface;
Alexey Brodkin6968ec92016-01-13 16:59:37 +0300757 priv->max_speed = pdata->max_speed;
Simon Glass75577ba2015-04-05 16:07:41 -0600758
Simon Goldschmidt4ee587e2019-07-12 21:07:03 +0200759 ret = dw_mdio_init(dev->name, dev);
760 if (ret) {
761 err = ret;
762 goto mdio_err;
763 }
Simon Glass75577ba2015-04-05 16:07:41 -0600764 priv->bus = miiphy_get_dev_by_name(dev->name);
765
766 ret = dw_phy_init(priv, dev);
767 debug("%s, ret=%d\n", __func__, ret);
Simon Goldschmidt4ee587e2019-07-12 21:07:03 +0200768 if (!ret)
769 return 0;
Simon Glass75577ba2015-04-05 16:07:41 -0600770
Simon Goldschmidt4ee587e2019-07-12 21:07:03 +0200771 /* continue here for cleanup if no PHY found */
772 err = ret;
773 mdio_unregister(priv->bus);
774 mdio_free(priv->bus);
775mdio_err:
Patrice Chotardba1f9662017-11-29 09:06:11 +0100776
777#ifdef CONFIG_CLK
778clk_err:
779 ret = clk_release_all(priv->clocks, priv->clock_count);
780 if (ret)
781 pr_err("failed to disable all clocks\n");
782
Patrice Chotardba1f9662017-11-29 09:06:11 +0100783#endif
Simon Goldschmidt4ee587e2019-07-12 21:07:03 +0200784 return err;
Simon Glass75577ba2015-04-05 16:07:41 -0600785}
786
Bin Meng5d2459f2015-10-07 21:32:38 -0700787static int designware_eth_remove(struct udevice *dev)
788{
789 struct dw_eth_dev *priv = dev_get_priv(dev);
790
791 free(priv->phydev);
792 mdio_unregister(priv->bus);
793 mdio_free(priv->bus);
794
Patrice Chotardba1f9662017-11-29 09:06:11 +0100795#ifdef CONFIG_CLK
796 return clk_release_all(priv->clocks, priv->clock_count);
797#else
Bin Meng5d2459f2015-10-07 21:32:38 -0700798 return 0;
Patrice Chotardba1f9662017-11-29 09:06:11 +0100799#endif
Bin Meng5d2459f2015-10-07 21:32:38 -0700800}
801
Sjoerd Simonsb9e08d02017-01-11 11:46:07 +0100802const struct eth_ops designware_eth_ops = {
Simon Glass75577ba2015-04-05 16:07:41 -0600803 .start = designware_eth_start,
804 .send = designware_eth_send,
805 .recv = designware_eth_recv,
806 .free_pkt = designware_eth_free_pkt,
807 .stop = designware_eth_stop,
808 .write_hwaddr = designware_eth_write_hwaddr,
809};
810
Sjoerd Simonsb9e08d02017-01-11 11:46:07 +0100811int designware_eth_ofdata_to_platdata(struct udevice *dev)
Simon Glass75577ba2015-04-05 16:07:41 -0600812{
Sjoerd Simons90b7fc92016-02-28 22:24:55 +0100813 struct dw_eth_pdata *dw_pdata = dev_get_platdata(dev);
Simon Glassbcee8d62019-12-06 21:41:35 -0700814#if CONFIG_IS_ENABLED(DM_GPIO)
Sjoerd Simons90b7fc92016-02-28 22:24:55 +0100815 struct dw_eth_dev *priv = dev_get_priv(dev);
Alexey Brodkin66d027e2016-06-27 13:17:51 +0300816#endif
Sjoerd Simons90b7fc92016-02-28 22:24:55 +0100817 struct eth_pdata *pdata = &dw_pdata->eth_pdata;
Simon Glass75577ba2015-04-05 16:07:41 -0600818 const char *phy_mode;
Simon Glassbcee8d62019-12-06 21:41:35 -0700819#if CONFIG_IS_ENABLED(DM_GPIO)
Sjoerd Simons90b7fc92016-02-28 22:24:55 +0100820 int reset_flags = GPIOD_IS_OUT;
Alexey Brodkin66d027e2016-06-27 13:17:51 +0300821#endif
Sjoerd Simons90b7fc92016-02-28 22:24:55 +0100822 int ret = 0;
Simon Glass75577ba2015-04-05 16:07:41 -0600823
Philipp Tomsich15050f12017-09-11 22:04:13 +0200824 pdata->iobase = dev_read_addr(dev);
Simon Glass75577ba2015-04-05 16:07:41 -0600825 pdata->phy_interface = -1;
Philipp Tomsich15050f12017-09-11 22:04:13 +0200826 phy_mode = dev_read_string(dev, "phy-mode");
Simon Glass75577ba2015-04-05 16:07:41 -0600827 if (phy_mode)
828 pdata->phy_interface = phy_get_interface_by_name(phy_mode);
829 if (pdata->phy_interface == -1) {
830 debug("%s: Invalid PHY interface '%s'\n", __func__, phy_mode);
831 return -EINVAL;
832 }
833
Philipp Tomsich15050f12017-09-11 22:04:13 +0200834 pdata->max_speed = dev_read_u32_default(dev, "max-speed", 0);
Alexey Brodkin6968ec92016-01-13 16:59:37 +0300835
Simon Glassbcee8d62019-12-06 21:41:35 -0700836#if CONFIG_IS_ENABLED(DM_GPIO)
Philipp Tomsich7ad326a2017-06-07 18:46:01 +0200837 if (dev_read_bool(dev, "snps,reset-active-low"))
Sjoerd Simons90b7fc92016-02-28 22:24:55 +0100838 reset_flags |= GPIOD_ACTIVE_LOW;
839
840 ret = gpio_request_by_name(dev, "snps,reset-gpio", 0,
841 &priv->reset_gpio, reset_flags);
842 if (ret == 0) {
Philipp Tomsich7ad326a2017-06-07 18:46:01 +0200843 ret = dev_read_u32_array(dev, "snps,reset-delays-us",
844 dw_pdata->reset_delays, 3);
Sjoerd Simons90b7fc92016-02-28 22:24:55 +0100845 } else if (ret == -ENOENT) {
846 ret = 0;
847 }
Alexey Brodkin66d027e2016-06-27 13:17:51 +0300848#endif
Sjoerd Simons90b7fc92016-02-28 22:24:55 +0100849
850 return ret;
Simon Glass75577ba2015-04-05 16:07:41 -0600851}
852
853static const struct udevice_id designware_eth_ids[] = {
854 { .compatible = "allwinner,sun7i-a20-gmac" },
Beniamino Galvanicfe25562016-08-16 11:49:50 +0200855 { .compatible = "amlogic,meson6-dwmac" },
Heiner Kallweit655217d2017-01-27 21:25:59 +0100856 { .compatible = "amlogic,meson-gx-dwmac" },
Neil Armstrongec353ad2018-09-10 16:44:14 +0200857 { .compatible = "amlogic,meson-gxbb-dwmac" },
Neil Armstrong71a38a82018-11-08 17:16:11 +0100858 { .compatible = "amlogic,meson-axg-dwmac" },
Michael Kurzb20b70f2017-01-22 16:04:27 +0100859 { .compatible = "st,stm32-dwmac" },
Eugeniy Paltsev2a723232019-10-07 19:10:50 +0300860 { .compatible = "snps,arc-dwmac-3.70a" },
Simon Glass75577ba2015-04-05 16:07:41 -0600861 { }
862};
863
Marek Vasut9f76f102015-07-25 18:42:34 +0200864U_BOOT_DRIVER(eth_designware) = {
Simon Glass75577ba2015-04-05 16:07:41 -0600865 .name = "eth_designware",
866 .id = UCLASS_ETH,
867 .of_match = designware_eth_ids,
868 .ofdata_to_platdata = designware_eth_ofdata_to_platdata,
Bin Meng8b7ee662015-09-11 03:24:35 -0700869 .bind = designware_eth_bind,
Simon Glass75577ba2015-04-05 16:07:41 -0600870 .probe = designware_eth_probe,
Bin Meng5d2459f2015-10-07 21:32:38 -0700871 .remove = designware_eth_remove,
Simon Glass75577ba2015-04-05 16:07:41 -0600872 .ops = &designware_eth_ops,
873 .priv_auto_alloc_size = sizeof(struct dw_eth_dev),
Sjoerd Simons90b7fc92016-02-28 22:24:55 +0100874 .platdata_auto_alloc_size = sizeof(struct dw_eth_pdata),
Simon Glass75577ba2015-04-05 16:07:41 -0600875 .flags = DM_FLAG_ALLOC_PRIV_DMA,
876};
Bin Meng8b7ee662015-09-11 03:24:35 -0700877
878static struct pci_device_id supported[] = {
879 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_QRK_EMAC) },
880 { }
881};
882
883U_BOOT_PCI_DEVICE(eth_designware, supported);
Simon Glass75577ba2015-04-05 16:07:41 -0600884#endif