blob: 76f9e06b36b1c8e8ae186836ea4944446dc4ca51 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0
Marek Vasute9be4292013-12-14 05:55:28 +01002/*
3 * Freescale i.MX6 PCI Express Root-Complex driver
4 *
5 * Copyright (C) 2013 Marek Vasut <marex@denx.de>
6 *
7 * Based on upstream Linux kernel driver:
8 * pci-imx6.c: Sean Cross <xobs@kosagi.com>
9 * pcie-designware.c: Jingoo Han <jg1.han@samsung.com>
Marek Vasute9be4292013-12-14 05:55:28 +010010 */
11
12#include <common.h>
13#include <pci.h>
14#include <asm/arch/clock.h>
15#include <asm/arch/iomux.h>
16#include <asm/arch/crm_regs.h>
Marek Vasutbb019562014-02-03 21:46:22 +010017#include <asm/gpio.h>
Marek Vasute9be4292013-12-14 05:55:28 +010018#include <asm/io.h>
Alexey Brodkin1ace4022014-02-26 17:47:58 +040019#include <linux/sizes.h>
Marek Vasute9be4292013-12-14 05:55:28 +010020#include <errno.h>
Fabio Estevamaaf87f02015-10-13 11:01:27 -030021#include <asm/arch/sys_proto.h>
Marek Vasute9be4292013-12-14 05:55:28 +010022
23#define PCI_ACCESS_READ 0
24#define PCI_ACCESS_WRITE 1
25
Fabio Estevam1b8ad742014-08-25 14:26:45 -030026#ifdef CONFIG_MX6SX
27#define MX6_DBI_ADDR 0x08ffc000
28#define MX6_IO_ADDR 0x08000000
29#define MX6_MEM_ADDR 0x08100000
30#define MX6_ROOT_ADDR 0x08f00000
31#else
Marek Vasute9be4292013-12-14 05:55:28 +010032#define MX6_DBI_ADDR 0x01ffc000
Marek Vasute9be4292013-12-14 05:55:28 +010033#define MX6_IO_ADDR 0x01000000
Marek Vasute9be4292013-12-14 05:55:28 +010034#define MX6_MEM_ADDR 0x01100000
Marek Vasute9be4292013-12-14 05:55:28 +010035#define MX6_ROOT_ADDR 0x01f00000
Fabio Estevam1b8ad742014-08-25 14:26:45 -030036#endif
37#define MX6_DBI_SIZE 0x4000
38#define MX6_IO_SIZE 0x100000
39#define MX6_MEM_SIZE 0xe00000
Marek Vasute9be4292013-12-14 05:55:28 +010040#define MX6_ROOT_SIZE 0xfc000
41
42/* PCIe Port Logic registers (memory-mapped) */
43#define PL_OFFSET 0x700
Tim Harvey6ecbe132017-05-12 12:58:41 -070044#define PCIE_PL_PFLR (PL_OFFSET + 0x08)
45#define PCIE_PL_PFLR_LINK_STATE_MASK (0x3f << 16)
46#define PCIE_PL_PFLR_FORCE_LINK (1 << 15)
Marek Vasute9be4292013-12-14 05:55:28 +010047#define PCIE_PHY_DEBUG_R0 (PL_OFFSET + 0x28)
48#define PCIE_PHY_DEBUG_R1 (PL_OFFSET + 0x2c)
49#define PCIE_PHY_DEBUG_R1_LINK_UP (1 << 4)
50#define PCIE_PHY_DEBUG_R1_LINK_IN_TRAINING (1 << 29)
51
52#define PCIE_PHY_CTRL (PL_OFFSET + 0x114)
53#define PCIE_PHY_CTRL_DATA_LOC 0
54#define PCIE_PHY_CTRL_CAP_ADR_LOC 16
55#define PCIE_PHY_CTRL_CAP_DAT_LOC 17
56#define PCIE_PHY_CTRL_WR_LOC 18
57#define PCIE_PHY_CTRL_RD_LOC 19
58
59#define PCIE_PHY_STAT (PL_OFFSET + 0x110)
60#define PCIE_PHY_STAT_DATA_LOC 0
61#define PCIE_PHY_STAT_ACK_LOC 16
62
63/* PHY registers (not memory-mapped) */
64#define PCIE_PHY_RX_ASIC_OUT 0x100D
65
66#define PHY_RX_OVRD_IN_LO 0x1005
67#define PHY_RX_OVRD_IN_LO_RX_DATA_EN (1 << 5)
68#define PHY_RX_OVRD_IN_LO_RX_PLL_EN (1 << 3)
69
Fabio Estevam1b8ad742014-08-25 14:26:45 -030070#define PCIE_PHY_PUP_REQ (1 << 7)
71
Marek Vasute9be4292013-12-14 05:55:28 +010072/* iATU registers */
73#define PCIE_ATU_VIEWPORT 0x900
74#define PCIE_ATU_REGION_INBOUND (0x1 << 31)
75#define PCIE_ATU_REGION_OUTBOUND (0x0 << 31)
76#define PCIE_ATU_REGION_INDEX1 (0x1 << 0)
77#define PCIE_ATU_REGION_INDEX0 (0x0 << 0)
78#define PCIE_ATU_CR1 0x904
79#define PCIE_ATU_TYPE_MEM (0x0 << 0)
80#define PCIE_ATU_TYPE_IO (0x2 << 0)
81#define PCIE_ATU_TYPE_CFG0 (0x4 << 0)
82#define PCIE_ATU_TYPE_CFG1 (0x5 << 0)
83#define PCIE_ATU_CR2 0x908
84#define PCIE_ATU_ENABLE (0x1 << 31)
85#define PCIE_ATU_BAR_MODE_ENABLE (0x1 << 30)
86#define PCIE_ATU_LOWER_BASE 0x90C
87#define PCIE_ATU_UPPER_BASE 0x910
88#define PCIE_ATU_LIMIT 0x914
89#define PCIE_ATU_LOWER_TARGET 0x918
90#define PCIE_ATU_BUS(x) (((x) & 0xff) << 24)
91#define PCIE_ATU_DEV(x) (((x) & 0x1f) << 19)
92#define PCIE_ATU_FUNC(x) (((x) & 0x7) << 16)
93#define PCIE_ATU_UPPER_TARGET 0x91C
94
Marek Vasut33f794b2019-06-09 03:50:52 +020095struct imx_pcie_priv {
96 void __iomem *dbi_base;
97 void __iomem *cfg_base;
98};
99
100static struct imx_pcie_priv imx_pcie_priv = {
101 .dbi_base = (void __iomem *)MX6_DBI_ADDR,
102 .cfg_base = (void __iomem *)MX6_ROOT_ADDR,
103};
104
105static struct imx_pcie_priv *priv = &imx_pcie_priv;
106
Marek Vasute9be4292013-12-14 05:55:28 +0100107/*
108 * PHY access functions
109 */
110static int pcie_phy_poll_ack(void __iomem *dbi_base, int exp_val)
111{
112 u32 val;
113 u32 max_iterations = 10;
114 u32 wait_counter = 0;
115
116 do {
117 val = readl(dbi_base + PCIE_PHY_STAT);
118 val = (val >> PCIE_PHY_STAT_ACK_LOC) & 0x1;
119 wait_counter++;
120
121 if (val == exp_val)
122 return 0;
123
124 udelay(1);
125 } while (wait_counter < max_iterations);
126
127 return -ETIMEDOUT;
128}
129
130static int pcie_phy_wait_ack(void __iomem *dbi_base, int addr)
131{
132 u32 val;
133 int ret;
134
135 val = addr << PCIE_PHY_CTRL_DATA_LOC;
136 writel(val, dbi_base + PCIE_PHY_CTRL);
137
138 val |= (0x1 << PCIE_PHY_CTRL_CAP_ADR_LOC);
139 writel(val, dbi_base + PCIE_PHY_CTRL);
140
141 ret = pcie_phy_poll_ack(dbi_base, 1);
142 if (ret)
143 return ret;
144
145 val = addr << PCIE_PHY_CTRL_DATA_LOC;
146 writel(val, dbi_base + PCIE_PHY_CTRL);
147
148 ret = pcie_phy_poll_ack(dbi_base, 0);
149 if (ret)
150 return ret;
151
152 return 0;
153}
154
155/* Read from the 16-bit PCIe PHY control registers (not memory-mapped) */
156static int pcie_phy_read(void __iomem *dbi_base, int addr , int *data)
157{
158 u32 val, phy_ctl;
159 int ret;
160
161 ret = pcie_phy_wait_ack(dbi_base, addr);
162 if (ret)
163 return ret;
164
165 /* assert Read signal */
166 phy_ctl = 0x1 << PCIE_PHY_CTRL_RD_LOC;
167 writel(phy_ctl, dbi_base + PCIE_PHY_CTRL);
168
169 ret = pcie_phy_poll_ack(dbi_base, 1);
170 if (ret)
171 return ret;
172
173 val = readl(dbi_base + PCIE_PHY_STAT);
174 *data = val & 0xffff;
175
176 /* deassert Read signal */
177 writel(0x00, dbi_base + PCIE_PHY_CTRL);
178
179 ret = pcie_phy_poll_ack(dbi_base, 0);
180 if (ret)
181 return ret;
182
183 return 0;
184}
185
186static int pcie_phy_write(void __iomem *dbi_base, int addr, int data)
187{
188 u32 var;
189 int ret;
190
191 /* write addr */
192 /* cap addr */
193 ret = pcie_phy_wait_ack(dbi_base, addr);
194 if (ret)
195 return ret;
196
197 var = data << PCIE_PHY_CTRL_DATA_LOC;
198 writel(var, dbi_base + PCIE_PHY_CTRL);
199
200 /* capture data */
201 var |= (0x1 << PCIE_PHY_CTRL_CAP_DAT_LOC);
202 writel(var, dbi_base + PCIE_PHY_CTRL);
203
204 ret = pcie_phy_poll_ack(dbi_base, 1);
205 if (ret)
206 return ret;
207
208 /* deassert cap data */
209 var = data << PCIE_PHY_CTRL_DATA_LOC;
210 writel(var, dbi_base + PCIE_PHY_CTRL);
211
212 /* wait for ack de-assertion */
213 ret = pcie_phy_poll_ack(dbi_base, 0);
214 if (ret)
215 return ret;
216
217 /* assert wr signal */
218 var = 0x1 << PCIE_PHY_CTRL_WR_LOC;
219 writel(var, dbi_base + PCIE_PHY_CTRL);
220
221 /* wait for ack */
222 ret = pcie_phy_poll_ack(dbi_base, 1);
223 if (ret)
224 return ret;
225
226 /* deassert wr signal */
227 var = data << PCIE_PHY_CTRL_DATA_LOC;
228 writel(var, dbi_base + PCIE_PHY_CTRL);
229
230 /* wait for ack de-assertion */
231 ret = pcie_phy_poll_ack(dbi_base, 0);
232 if (ret)
233 return ret;
234
235 writel(0x0, dbi_base + PCIE_PHY_CTRL);
236
237 return 0;
238}
239
240static int imx6_pcie_link_up(void)
241{
242 u32 rc, ltssm;
243 int rx_valid, temp;
244
245 /* link is debug bit 36, debug register 1 starts at bit 32 */
Marek Vasut33f794b2019-06-09 03:50:52 +0200246 rc = readl(priv->dbi_base + PCIE_PHY_DEBUG_R1);
Marek Vasute9be4292013-12-14 05:55:28 +0100247 if ((rc & PCIE_PHY_DEBUG_R1_LINK_UP) &&
248 !(rc & PCIE_PHY_DEBUG_R1_LINK_IN_TRAINING))
249 return -EAGAIN;
250
251 /*
252 * From L0, initiate MAC entry to gen2 if EP/RC supports gen2.
253 * Wait 2ms (LTSSM timeout is 24ms, PHY lock is ~5us in gen2).
254 * If (MAC/LTSSM.state == Recovery.RcvrLock)
255 * && (PHY/rx_valid==0) then pulse PHY/rx_reset. Transition
256 * to gen2 is stuck
257 */
Marek Vasut33f794b2019-06-09 03:50:52 +0200258 pcie_phy_read(priv->dbi_base, PCIE_PHY_RX_ASIC_OUT, &rx_valid);
259 ltssm = readl(priv->dbi_base + PCIE_PHY_DEBUG_R0) & 0x3F;
Marek Vasute9be4292013-12-14 05:55:28 +0100260
261 if (rx_valid & 0x01)
262 return 0;
263
264 if (ltssm != 0x0d)
265 return 0;
266
267 printf("transition to gen2 is stuck, reset PHY!\n");
268
Marek Vasut33f794b2019-06-09 03:50:52 +0200269 pcie_phy_read(priv->dbi_base, PHY_RX_OVRD_IN_LO, &temp);
Marek Vasute9be4292013-12-14 05:55:28 +0100270 temp |= (PHY_RX_OVRD_IN_LO_RX_DATA_EN | PHY_RX_OVRD_IN_LO_RX_PLL_EN);
Marek Vasut33f794b2019-06-09 03:50:52 +0200271 pcie_phy_write(priv->dbi_base, PHY_RX_OVRD_IN_LO, temp);
Marek Vasute9be4292013-12-14 05:55:28 +0100272
273 udelay(3000);
274
Marek Vasut33f794b2019-06-09 03:50:52 +0200275 pcie_phy_read(priv->dbi_base, PHY_RX_OVRD_IN_LO, &temp);
Marek Vasute9be4292013-12-14 05:55:28 +0100276 temp &= ~(PHY_RX_OVRD_IN_LO_RX_DATA_EN | PHY_RX_OVRD_IN_LO_RX_PLL_EN);
Marek Vasut33f794b2019-06-09 03:50:52 +0200277 pcie_phy_write(priv->dbi_base, PHY_RX_OVRD_IN_LO, temp);
Marek Vasute9be4292013-12-14 05:55:28 +0100278
279 return 0;
280}
281
282/*
283 * iATU region setup
284 */
285static int imx_pcie_regions_setup(void)
286{
287 /*
288 * i.MX6 defines 16MB in the AXI address map for PCIe.
289 *
290 * That address space excepted the pcie registers is
291 * split and defined into different regions by iATU,
292 * with sizes and offsets as follows:
293 *
294 * 0x0100_0000 --- 0x010F_FFFF 1MB IORESOURCE_IO
295 * 0x0110_0000 --- 0x01EF_FFFF 14MB IORESOURCE_MEM
296 * 0x01F0_0000 --- 0x01FF_FFFF 1MB Cfg + Registers
297 */
298
299 /* CMD reg:I/O space, MEM space, and Bus Master Enable */
Marek Vasut33f794b2019-06-09 03:50:52 +0200300 setbits_le32(priv->dbi_base + PCI_COMMAND,
Marek Vasute9be4292013-12-14 05:55:28 +0100301 PCI_COMMAND_IO | PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER);
302
303 /* Set the CLASS_REV of RC CFG header to PCI_CLASS_BRIDGE_PCI */
Marek Vasut33f794b2019-06-09 03:50:52 +0200304 setbits_le32(priv->dbi_base + PCI_CLASS_REVISION,
Marek Vasute9be4292013-12-14 05:55:28 +0100305 PCI_CLASS_BRIDGE_PCI << 16);
306
307 /* Region #0 is used for Outbound CFG space access. */
Marek Vasut33f794b2019-06-09 03:50:52 +0200308 writel(0, priv->dbi_base + PCIE_ATU_VIEWPORT);
Marek Vasute9be4292013-12-14 05:55:28 +0100309
Marek Vasut90f87fb2019-06-09 03:50:53 +0200310 writel(lower_32_bits((uintptr_t)priv->cfg_base),
311 priv->dbi_base + PCIE_ATU_LOWER_BASE);
312 writel(upper_32_bits((uintptr_t)priv->cfg_base),
313 priv->dbi_base + PCIE_ATU_UPPER_BASE);
314 writel(lower_32_bits((uintptr_t)priv->cfg_base + MX6_ROOT_SIZE),
Marek Vasut33f794b2019-06-09 03:50:52 +0200315 priv->dbi_base + PCIE_ATU_LIMIT);
Marek Vasute9be4292013-12-14 05:55:28 +0100316
Marek Vasut33f794b2019-06-09 03:50:52 +0200317 writel(0, priv->dbi_base + PCIE_ATU_LOWER_TARGET);
318 writel(0, priv->dbi_base + PCIE_ATU_UPPER_TARGET);
319 writel(PCIE_ATU_TYPE_CFG0, priv->dbi_base + PCIE_ATU_CR1);
320 writel(PCIE_ATU_ENABLE, priv->dbi_base + PCIE_ATU_CR2);
Marek Vasute9be4292013-12-14 05:55:28 +0100321
322 return 0;
323}
324
325/*
326 * PCI Express accessors
327 */
Marek Vasut90f87fb2019-06-09 03:50:53 +0200328static void __iomem *get_bus_address(pci_dev_t d, int where)
Marek Vasute9be4292013-12-14 05:55:28 +0100329{
Marek Vasut90f87fb2019-06-09 03:50:53 +0200330 void __iomem *va_address;
Marek Vasute9be4292013-12-14 05:55:28 +0100331
332 /* Reconfigure Region #0 */
Marek Vasut33f794b2019-06-09 03:50:52 +0200333 writel(0, priv->dbi_base + PCIE_ATU_VIEWPORT);
Marek Vasute9be4292013-12-14 05:55:28 +0100334
335 if (PCI_BUS(d) < 2)
Marek Vasut33f794b2019-06-09 03:50:52 +0200336 writel(PCIE_ATU_TYPE_CFG0, priv->dbi_base + PCIE_ATU_CR1);
Marek Vasute9be4292013-12-14 05:55:28 +0100337 else
Marek Vasut33f794b2019-06-09 03:50:52 +0200338 writel(PCIE_ATU_TYPE_CFG1, priv->dbi_base + PCIE_ATU_CR1);
Marek Vasute9be4292013-12-14 05:55:28 +0100339
340 if (PCI_BUS(d) == 0) {
Marek Vasut90f87fb2019-06-09 03:50:53 +0200341 va_address = priv->dbi_base;
Marek Vasute9be4292013-12-14 05:55:28 +0100342 } else {
Marek Vasut33f794b2019-06-09 03:50:52 +0200343 writel(d << 8, priv->dbi_base + PCIE_ATU_LOWER_TARGET);
Marek Vasut90f87fb2019-06-09 03:50:53 +0200344 va_address = priv->cfg_base;
Marek Vasute9be4292013-12-14 05:55:28 +0100345 }
346
347 va_address += (where & ~0x3);
348
349 return va_address;
350}
351
352static int imx_pcie_addr_valid(pci_dev_t d)
353{
354 if ((PCI_BUS(d) == 0) && (PCI_DEV(d) > 1))
355 return -EINVAL;
356 if ((PCI_BUS(d) == 1) && (PCI_DEV(d) > 0))
357 return -EINVAL;
358 return 0;
359}
360
361/*
362 * Replace the original ARM DABT handler with a simple jump-back one.
363 *
364 * The problem here is that if we have a PCIe bridge attached to this PCIe
365 * controller, but no PCIe device is connected to the bridges' downstream
366 * port, the attempt to read/write from/to the config space will produce
367 * a DABT. This is a behavior of the controller and can not be disabled
368 * unfortuatelly.
369 *
370 * To work around the problem, we backup the current DABT handler address
371 * and replace it with our own DABT handler, which only bounces right back
372 * into the code.
373 */
374static void imx_pcie_fix_dabt_handler(bool set)
375{
376 extern uint32_t *_data_abort;
377 uint32_t *data_abort_addr = (uint32_t *)&_data_abort;
378
379 static const uint32_t data_abort_bounce_handler = 0xe25ef004;
380 uint32_t data_abort_bounce_addr = (uint32_t)&data_abort_bounce_handler;
381
382 static uint32_t data_abort_backup;
383
384 if (set) {
385 data_abort_backup = *data_abort_addr;
386 *data_abort_addr = data_abort_bounce_addr;
387 } else {
388 *data_abort_addr = data_abort_backup;
389 }
390}
391
392static int imx_pcie_read_config(struct pci_controller *hose, pci_dev_t d,
393 int where, u32 *val)
394{
Marek Vasut90f87fb2019-06-09 03:50:53 +0200395 void __iomem *va_address;
Marek Vasute9be4292013-12-14 05:55:28 +0100396 int ret;
397
398 ret = imx_pcie_addr_valid(d);
399 if (ret) {
400 *val = 0xffffffff;
Bin Meng9642b782016-01-08 01:03:20 -0800401 return 0;
Marek Vasute9be4292013-12-14 05:55:28 +0100402 }
403
404 va_address = get_bus_address(d, where);
405
406 /*
407 * Read the PCIe config space. We must replace the DABT handler
408 * here in case we got data abort from the PCIe controller, see
409 * imx_pcie_fix_dabt_handler() description. Note that writing the
410 * "val" with valid value is also imperative here as in case we
411 * did got DABT, the val would contain random value.
412 */
413 imx_pcie_fix_dabt_handler(true);
414 writel(0xffffffff, val);
415 *val = readl(va_address);
416 imx_pcie_fix_dabt_handler(false);
417
418 return 0;
419}
420
421static int imx_pcie_write_config(struct pci_controller *hose, pci_dev_t d,
422 int where, u32 val)
423{
Marek Vasut90f87fb2019-06-09 03:50:53 +0200424 void __iomem *va_address = NULL;
Marek Vasute9be4292013-12-14 05:55:28 +0100425 int ret;
426
427 ret = imx_pcie_addr_valid(d);
428 if (ret)
429 return ret;
430
431 va_address = get_bus_address(d, where);
432
433 /*
434 * Write the PCIe config space. We must replace the DABT handler
435 * here in case we got data abort from the PCIe controller, see
436 * imx_pcie_fix_dabt_handler() description.
437 */
438 imx_pcie_fix_dabt_handler(true);
439 writel(val, va_address);
440 imx_pcie_fix_dabt_handler(false);
441
442 return 0;
443}
444
445/*
446 * Initial bus setup
447 */
Sven-Ola Tueckeb2915ba2017-10-05 08:46:42 -0300448static int imx6_pcie_assert_core_reset(bool prepare_for_boot)
Marek Vasute9be4292013-12-14 05:55:28 +0100449{
450 struct iomuxc *iomuxc_regs = (struct iomuxc *)IOMUXC_BASE_ADDR;
Fabio Estevamaaf87f02015-10-13 11:01:27 -0300451
452 if (is_mx6dqp())
453 setbits_le32(&iomuxc_regs->gpr[1], IOMUXC_GPR1_PCIE_SW_RST);
454
Fabio Estevam1b8ad742014-08-25 14:26:45 -0300455#if defined(CONFIG_MX6SX)
456 struct gpc *gpc_regs = (struct gpc *)GPC_BASE_ADDR;
Marek Vasute9be4292013-12-14 05:55:28 +0100457
Fabio Estevam1b8ad742014-08-25 14:26:45 -0300458 /* SSP_EN is not used on MX6SX anymore */
459 setbits_le32(&iomuxc_regs->gpr[12], IOMUXC_GPR12_TEST_POWERDOWN);
460 /* Force PCIe PHY reset */
461 setbits_le32(&iomuxc_regs->gpr[5], IOMUXC_GPR5_PCIE_BTNRST);
462 /* Power up PCIe PHY */
463 setbits_le32(&gpc_regs->cntr, PCIE_PHY_PUP_REQ);
464#else
Tim Harvey6ecbe132017-05-12 12:58:41 -0700465 /*
466 * If the bootloader already enabled the link we need some special
467 * handling to get the core back into a state where it is safe to
468 * touch it for configuration. As there is no dedicated reset signal
469 * wired up for MX6QDL, we need to manually force LTSSM into "detect"
470 * state before completely disabling LTSSM, which is a prerequisite
471 * for core configuration.
472 *
473 * If both LTSSM_ENABLE and REF_SSP_ENABLE are active we have a strong
474 * indication that the bootloader activated the link.
475 */
Sven-Ola Tueckeb2915ba2017-10-05 08:46:42 -0300476 if (is_mx6dq() && prepare_for_boot) {
Tim Harvey6ecbe132017-05-12 12:58:41 -0700477 u32 val, gpr1, gpr12;
478
479 gpr1 = readl(&iomuxc_regs->gpr[1]);
480 gpr12 = readl(&iomuxc_regs->gpr[12]);
481 if ((gpr1 & IOMUXC_GPR1_PCIE_REF_CLK_EN) &&
482 (gpr12 & IOMUXC_GPR12_PCIE_CTL_2)) {
Marek Vasut33f794b2019-06-09 03:50:52 +0200483 val = readl(priv->dbi_base + PCIE_PL_PFLR);
Tim Harvey6ecbe132017-05-12 12:58:41 -0700484 val &= ~PCIE_PL_PFLR_LINK_STATE_MASK;
485 val |= PCIE_PL_PFLR_FORCE_LINK;
486
487 imx_pcie_fix_dabt_handler(true);
Marek Vasut33f794b2019-06-09 03:50:52 +0200488 writel(val, priv->dbi_base + PCIE_PL_PFLR);
Tim Harvey6ecbe132017-05-12 12:58:41 -0700489 imx_pcie_fix_dabt_handler(false);
490
491 gpr12 &= ~IOMUXC_GPR12_PCIE_CTL_2;
492 writel(val, &iomuxc_regs->gpr[12]);
493 }
494 }
Marek Vasute9be4292013-12-14 05:55:28 +0100495 setbits_le32(&iomuxc_regs->gpr[1], IOMUXC_GPR1_TEST_POWERDOWN);
496 clrbits_le32(&iomuxc_regs->gpr[1], IOMUXC_GPR1_REF_SSP_EN);
Fabio Estevam1b8ad742014-08-25 14:26:45 -0300497#endif
Marek Vasute9be4292013-12-14 05:55:28 +0100498
499 return 0;
500}
501
502static int imx6_pcie_init_phy(void)
503{
504 struct iomuxc *iomuxc_regs = (struct iomuxc *)IOMUXC_BASE_ADDR;
505
506 clrbits_le32(&iomuxc_regs->gpr[12], IOMUXC_GPR12_APPS_LTSSM_ENABLE);
507
508 clrsetbits_le32(&iomuxc_regs->gpr[12],
509 IOMUXC_GPR12_DEVICE_TYPE_MASK,
510 IOMUXC_GPR12_DEVICE_TYPE_RC);
511 clrsetbits_le32(&iomuxc_regs->gpr[12],
512 IOMUXC_GPR12_LOS_LEVEL_MASK,
513 IOMUXC_GPR12_LOS_LEVEL_9);
514
Fabio Estevam1b8ad742014-08-25 14:26:45 -0300515#ifdef CONFIG_MX6SX
516 clrsetbits_le32(&iomuxc_regs->gpr[12],
517 IOMUXC_GPR12_RX_EQ_MASK,
518 IOMUXC_GPR12_RX_EQ_2);
519#endif
520
Marek Vasute9be4292013-12-14 05:55:28 +0100521 writel((0x0 << IOMUXC_GPR8_PCS_TX_DEEMPH_GEN1_OFFSET) |
522 (0x0 << IOMUXC_GPR8_PCS_TX_DEEMPH_GEN2_3P5DB_OFFSET) |
523 (20 << IOMUXC_GPR8_PCS_TX_DEEMPH_GEN2_6DB_OFFSET) |
524 (127 << IOMUXC_GPR8_PCS_TX_SWING_FULL_OFFSET) |
525 (127 << IOMUXC_GPR8_PCS_TX_SWING_LOW_OFFSET),
526 &iomuxc_regs->gpr[8]);
527
528 return 0;
529}
530
Marek Vasuta778aea2014-03-23 22:45:40 +0100531__weak int imx6_pcie_toggle_power(void)
532{
533#ifdef CONFIG_PCIE_IMX_POWER_GPIO
Peng Fan67b71df2018-01-02 18:27:29 +0800534 gpio_request(CONFIG_PCIE_IMX_POWER_GPIO, "pcie_power");
Marek Vasuta778aea2014-03-23 22:45:40 +0100535 gpio_direction_output(CONFIG_PCIE_IMX_POWER_GPIO, 0);
536 mdelay(20);
537 gpio_set_value(CONFIG_PCIE_IMX_POWER_GPIO, 1);
538 mdelay(20);
Peng Fan67b71df2018-01-02 18:27:29 +0800539 gpio_free(CONFIG_PCIE_IMX_POWER_GPIO);
Marek Vasuta778aea2014-03-23 22:45:40 +0100540#endif
541 return 0;
542}
543
Marek Vasutbb019562014-02-03 21:46:22 +0100544__weak int imx6_pcie_toggle_reset(void)
545{
546 /*
547 * See 'PCI EXPRESS BASE SPECIFICATION, REV 3.0, SECTION 6.6.1'
548 * for detailed understanding of the PCIe CR reset logic.
549 *
550 * The PCIe #PERST reset line _MUST_ be connected, otherwise your
551 * design does not conform to the specification. You must wait at
Fabio Estevam8f6edf62015-09-10 20:45:25 -0300552 * least 20 ms after de-asserting the #PERST so the EP device can
Marek Vasutbb019562014-02-03 21:46:22 +0100553 * do self-initialisation.
554 *
555 * In case your #PERST pin is connected to a plain GPIO pin of the
556 * CPU, you can define CONFIG_PCIE_IMX_PERST_GPIO in your board's
557 * configuration file and the condition below will handle the rest
558 * of the reset toggling.
559 *
560 * In case your #PERST toggling logic is more complex, for example
561 * connected via CPLD or somesuch, you can override this function
562 * in your board file and implement reset logic as needed. You must
Fabio Estevam8f6edf62015-09-10 20:45:25 -0300563 * not forget to wait at least 20 ms after de-asserting #PERST in
Marek Vasutbb019562014-02-03 21:46:22 +0100564 * this case either though.
565 *
566 * In case your #PERST line of the PCIe EP device is not connected
567 * at all, your design is broken and you should fix your design,
568 * otherwise you will observe problems like for example the link
569 * not coming up after rebooting the system back from running Linux
570 * that uses the PCIe as well OR the PCIe link might not come up in
571 * Linux at all in the first place since it's in some non-reset
572 * state due to being previously used in U-Boot.
573 */
574#ifdef CONFIG_PCIE_IMX_PERST_GPIO
Peng Fan67b71df2018-01-02 18:27:29 +0800575 gpio_request(CONFIG_PCIE_IMX_PERST_GPIO, "pcie_reset");
Marek Vasutbb019562014-02-03 21:46:22 +0100576 gpio_direction_output(CONFIG_PCIE_IMX_PERST_GPIO, 0);
577 mdelay(20);
578 gpio_set_value(CONFIG_PCIE_IMX_PERST_GPIO, 1);
579 mdelay(20);
Peng Fan67b71df2018-01-02 18:27:29 +0800580 gpio_free(CONFIG_PCIE_IMX_PERST_GPIO);
Marek Vasutbb019562014-02-03 21:46:22 +0100581#else
582 puts("WARNING: Make sure the PCIe #PERST line is connected!\n");
583#endif
584 return 0;
585}
586
Marek Vasute9be4292013-12-14 05:55:28 +0100587static int imx6_pcie_deassert_core_reset(void)
588{
589 struct iomuxc *iomuxc_regs = (struct iomuxc *)IOMUXC_BASE_ADDR;
590
Marek Vasuta778aea2014-03-23 22:45:40 +0100591 imx6_pcie_toggle_power();
Marek Vasute9be4292013-12-14 05:55:28 +0100592
Marek Vasute9be4292013-12-14 05:55:28 +0100593 enable_pcie_clock();
594
Fabio Estevamaaf87f02015-10-13 11:01:27 -0300595 if (is_mx6dqp())
596 clrbits_le32(&iomuxc_regs->gpr[1], IOMUXC_GPR1_PCIE_SW_RST);
597
Marek Vasute9be4292013-12-14 05:55:28 +0100598 /*
599 * Wait for the clock to settle a bit, when the clock are sourced
Fabio Estevam8f6edf62015-09-10 20:45:25 -0300600 * from the CPU, we need about 30 ms to settle.
Marek Vasute9be4292013-12-14 05:55:28 +0100601 */
Marek Vasutbb019562014-02-03 21:46:22 +0100602 mdelay(50);
Marek Vasute9be4292013-12-14 05:55:28 +0100603
Fabio Estevam1b8ad742014-08-25 14:26:45 -0300604#if defined(CONFIG_MX6SX)
605 /* SSP_EN is not used on MX6SX anymore */
606 clrbits_le32(&iomuxc_regs->gpr[12], IOMUXC_GPR12_TEST_POWERDOWN);
607 /* Clear PCIe PHY reset bit */
608 clrbits_le32(&iomuxc_regs->gpr[5], IOMUXC_GPR5_PCIE_BTNRST);
609#else
Tim Harvey5a82e1a2014-08-07 22:57:29 -0700610 /* Enable PCIe */
611 clrbits_le32(&iomuxc_regs->gpr[1], IOMUXC_GPR1_TEST_POWERDOWN);
612 setbits_le32(&iomuxc_regs->gpr[1], IOMUXC_GPR1_REF_SSP_EN);
Fabio Estevam1b8ad742014-08-25 14:26:45 -0300613#endif
Tim Harvey5a82e1a2014-08-07 22:57:29 -0700614
Marek Vasutbb019562014-02-03 21:46:22 +0100615 imx6_pcie_toggle_reset();
Marek Vasute9be4292013-12-14 05:55:28 +0100616
617 return 0;
618}
619
620static int imx_pcie_link_up(void)
621{
622 struct iomuxc *iomuxc_regs = (struct iomuxc *)IOMUXC_BASE_ADDR;
623 uint32_t tmp;
624 int count = 0;
625
Sven-Ola Tueckeb2915ba2017-10-05 08:46:42 -0300626 imx6_pcie_assert_core_reset(false);
Marek Vasute9be4292013-12-14 05:55:28 +0100627 imx6_pcie_init_phy();
628 imx6_pcie_deassert_core_reset();
629
630 imx_pcie_regions_setup();
631
632 /*
Koen Vandeputtef57263e2018-01-04 14:54:34 +0100633 * By default, the subordinate is set equally to the secondary
634 * bus (0x01) when the RC boots.
635 * This means that theoretically, only bus 1 is reachable from the RC.
636 * Force the PCIe RC subordinate to 0xff, otherwise no downstream
637 * devices will be detected if the enumeration is applied strictly.
638 */
Marek Vasut33f794b2019-06-09 03:50:52 +0200639 tmp = readl(priv->dbi_base + 0x18);
Koen Vandeputtef57263e2018-01-04 14:54:34 +0100640 tmp |= (0xff << 16);
Marek Vasut33f794b2019-06-09 03:50:52 +0200641 writel(tmp, priv->dbi_base + 0x18);
Koen Vandeputtef57263e2018-01-04 14:54:34 +0100642
643 /*
Marek Vasute9be4292013-12-14 05:55:28 +0100644 * FIXME: Force the PCIe RC to Gen1 operation
645 * The RC must be forced into Gen1 mode before bringing the link
646 * up, otherwise no downstream devices are detected. After the
647 * link is up, a managed Gen1->Gen2 transition can be initiated.
648 */
Marek Vasut33f794b2019-06-09 03:50:52 +0200649 tmp = readl(priv->dbi_base + 0x7c);
Marek Vasute9be4292013-12-14 05:55:28 +0100650 tmp &= ~0xf;
651 tmp |= 0x1;
Marek Vasut33f794b2019-06-09 03:50:52 +0200652 writel(tmp, priv->dbi_base + 0x7c);
Marek Vasute9be4292013-12-14 05:55:28 +0100653
654 /* LTSSM enable, starting link. */
655 setbits_le32(&iomuxc_regs->gpr[12], IOMUXC_GPR12_APPS_LTSSM_ENABLE);
656
657 while (!imx6_pcie_link_up()) {
658 udelay(10);
659 count++;
Stefano Babica32b4a02016-06-06 11:14:19 +0200660 if (count >= 4000) {
Tim Harvey378b02d2015-05-08 15:17:10 -0700661#ifdef CONFIG_PCI_SCAN_SHOW
662 puts("PCI: pcie phy link never came up\n");
663#endif
Marek Vasute9be4292013-12-14 05:55:28 +0100664 debug("DEBUG_R0: 0x%08x, DEBUG_R1: 0x%08x\n",
Marek Vasut33f794b2019-06-09 03:50:52 +0200665 readl(priv->dbi_base + PCIE_PHY_DEBUG_R0),
666 readl(priv->dbi_base + PCIE_PHY_DEBUG_R1));
Marek Vasute9be4292013-12-14 05:55:28 +0100667 return -EINVAL;
668 }
669 }
670
671 return 0;
672}
673
674void imx_pcie_init(void)
675{
676 /* Static instance of the controller. */
677 static struct pci_controller pcc;
678 struct pci_controller *hose = &pcc;
679 int ret;
680
681 memset(&pcc, 0, sizeof(pcc));
682
683 /* PCI I/O space */
684 pci_set_region(&hose->regions[0],
685 MX6_IO_ADDR, MX6_IO_ADDR,
686 MX6_IO_SIZE, PCI_REGION_IO);
687
688 /* PCI memory space */
689 pci_set_region(&hose->regions[1],
690 MX6_MEM_ADDR, MX6_MEM_ADDR,
691 MX6_MEM_SIZE, PCI_REGION_MEM);
692
693 /* System memory space */
694 pci_set_region(&hose->regions[2],
695 MMDC0_ARB_BASE_ADDR, MMDC0_ARB_BASE_ADDR,
696 0xefffffff, PCI_REGION_MEM | PCI_REGION_SYS_MEMORY);
697
698 hose->region_count = 3;
699
700 pci_set_ops(hose,
701 pci_hose_read_config_byte_via_dword,
702 pci_hose_read_config_word_via_dword,
703 imx_pcie_read_config,
704 pci_hose_write_config_byte_via_dword,
705 pci_hose_write_config_word_via_dword,
706 imx_pcie_write_config);
707
708 /* Start the controller. */
709 ret = imx_pcie_link_up();
710
711 if (!ret) {
712 pci_register_hose(hose);
713 hose->last_busno = pci_hose_scan(hose);
714 }
715}
716
Tim Harvey6ecbe132017-05-12 12:58:41 -0700717void imx_pcie_remove(void)
718{
Sven-Ola Tueckeb2915ba2017-10-05 08:46:42 -0300719 imx6_pcie_assert_core_reset(true);
Tim Harvey6ecbe132017-05-12 12:58:41 -0700720}
721
Marek Vasute9be4292013-12-14 05:55:28 +0100722/* Probe function. */
723void pci_init_board(void)
724{
725 imx_pcie_init();
726}