Tom Rini | 83d290c | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
Stelian Pop | 8e429b3 | 2008-05-08 18:52:23 +0200 | [diff] [blame] | 2 | /* |
| 3 | * (C) Copyright 2007-2008 |
Stelian Pop | c9e798d | 2011-11-01 00:00:39 +0100 | [diff] [blame] | 4 | * Stelian Pop <stelian@popies.net> |
Stelian Pop | 8e429b3 | 2008-05-08 18:52:23 +0200 | [diff] [blame] | 5 | * Lead Tech Design <www.leadtechdesign.com> |
| 6 | * |
| 7 | * Configuation settings for the AT91SAM9263EK board. |
Stelian Pop | 8e429b3 | 2008-05-08 18:52:23 +0200 | [diff] [blame] | 8 | */ |
| 9 | |
| 10 | #ifndef __CONFIG_H |
| 11 | #define __CONFIG_H |
| 12 | |
Simon Glass | 1af3c7f | 2020-05-10 11:40:09 -0600 | [diff] [blame] | 13 | #include <linux/stringify.h> |
| 14 | |
Xu, Hong | cd46b0f | 2011-06-10 21:31:26 +0000 | [diff] [blame] | 15 | /* |
| 16 | * SoC must be defined first, before hardware.h is included. |
| 17 | * In this case SoC is defined in boards.cfg. |
| 18 | */ |
| 19 | #include <asm/hardware.h> |
Stelian Pop | 8e429b3 | 2008-05-08 18:52:23 +0200 | [diff] [blame] | 20 | |
Xu, Hong | cd46b0f | 2011-06-10 21:31:26 +0000 | [diff] [blame] | 21 | /* ARM asynchronous clock */ |
| 22 | #define CONFIG_SYS_AT91_MAIN_CLOCK 16367660 /* 16.367 MHz crystal */ |
| 23 | #define CONFIG_SYS_AT91_SLOW_CLOCK 32768 |
Xu, Hong | cd46b0f | 2011-06-10 21:31:26 +0000 | [diff] [blame] | 24 | |
Stelian Pop | 8e429b3 | 2008-05-08 18:52:23 +0200 | [diff] [blame] | 25 | /* |
| 26 | * Hardware drivers |
| 27 | */ |
Stelian Pop | 8e429b3 | 2008-05-08 18:52:23 +0200 | [diff] [blame] | 28 | |
Stelian Pop | 56a2479 | 2008-05-08 14:52:31 +0200 | [diff] [blame] | 29 | /* LCD */ |
Stelian Pop | 56a2479 | 2008-05-08 14:52:31 +0200 | [diff] [blame] | 30 | #define LCD_BPP LCD_COLOR8 |
Stelian Pop | 56a2479 | 2008-05-08 14:52:31 +0200 | [diff] [blame] | 31 | |
Stelian Pop | 8e429b3 | 2008-05-08 18:52:23 +0200 | [diff] [blame] | 32 | /* SDRAM */ |
Xu, Hong | cd46b0f | 2011-06-10 21:31:26 +0000 | [diff] [blame] | 33 | #define CONFIG_SYS_SDRAM_BASE ATMEL_BASE_CS1 |
| 34 | #define CONFIG_SYS_SDRAM_SIZE 0x04000000 |
| 35 | |
Tom Rini | eaf6ea6 | 2022-05-25 12:16:03 -0400 | [diff] [blame] | 36 | #define CONFIG_SYS_INIT_RAM_SIZE (16 * 1024) |
| 37 | #define CONFIG_SYS_INIT_RAM_ADDR ATMEL_BASE_SRAM1 |
Stelian Pop | 8e429b3 | 2008-05-08 18:52:23 +0200 | [diff] [blame] | 38 | |
Stelian Pop | 8e429b3 | 2008-05-08 18:52:23 +0200 | [diff] [blame] | 39 | /* NOR flash, if populated */ |
Jean-Christophe PLAGNIOL-VILLARD | 1b3b7c6 | 2009-06-13 12:48:36 +0200 | [diff] [blame] | 40 | #ifdef CONFIG_SYS_USE_NORFLASH |
Jean-Christophe PLAGNIOL-VILLARD | 1b3b7c6 | 2009-06-13 12:48:36 +0200 | [diff] [blame] | 41 | #define PHYS_FLASH_1 0x10000000 |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 42 | #define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1 |
Jean-Christophe PLAGNIOL-VILLARD | 1b3b7c6 | 2009-06-13 12:48:36 +0200 | [diff] [blame] | 43 | |
| 44 | #define CONFIG_SYS_MONITOR_SEC 1:0-3 |
Jean-Christophe PLAGNIOL-VILLARD | 1b3b7c6 | 2009-06-13 12:48:36 +0200 | [diff] [blame] | 45 | #define CONFIG_SYS_MONITOR_LEN (256 << 10) |
Jean-Christophe PLAGNIOL-VILLARD | 1b3b7c6 | 2009-06-13 12:48:36 +0200 | [diff] [blame] | 46 | |
| 47 | /* Address and size of Primary Environment Sector */ |
Jean-Christophe PLAGNIOL-VILLARD | 1b3b7c6 | 2009-06-13 12:48:36 +0200 | [diff] [blame] | 48 | |
Jean-Christophe PLAGNIOL-VILLARD | 1b3b7c6 | 2009-06-13 12:48:36 +0200 | [diff] [blame] | 49 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
Marek Vasut | 93ea89f | 2012-09-23 17:41:23 +0200 | [diff] [blame] | 50 | "monitor_base=" __stringify(CONFIG_SYS_MONITOR_BASE) "\0" \ |
Jean-Christophe PLAGNIOL-VILLARD | 1b3b7c6 | 2009-06-13 12:48:36 +0200 | [diff] [blame] | 51 | "update=" \ |
| 52 | "protect off ${monitor_base} +${filesize};" \ |
| 53 | "erase ${monitor_base} +${filesize};" \ |
Andreas Bießmann | 88461f1 | 2012-06-28 02:32:32 +0000 | [diff] [blame] | 54 | "cp.b ${fileaddr} ${monitor_base} ${filesize};" \ |
Jean-Christophe PLAGNIOL-VILLARD | 1b3b7c6 | 2009-06-13 12:48:36 +0200 | [diff] [blame] | 55 | "protect on ${monitor_base} +${filesize}\0" |
| 56 | |
| 57 | #ifndef CONFIG_SKIP_LOWLEVEL_INIT |
| 58 | #define MASTER_PLL_MUL 171 |
| 59 | #define MASTER_PLL_DIV 14 |
Jens Scharsig | 1b34f00 | 2010-02-03 22:47:18 +0100 | [diff] [blame] | 60 | #define MASTER_PLL_OUT 3 |
Jean-Christophe PLAGNIOL-VILLARD | 1b3b7c6 | 2009-06-13 12:48:36 +0200 | [diff] [blame] | 61 | |
| 62 | /* clocks */ |
| 63 | #define CONFIG_SYS_MOR_VAL \ |
Jens Scharsig | 1b34f00 | 2010-02-03 22:47:18 +0100 | [diff] [blame] | 64 | (AT91_PMC_MOR_MOSCEN | AT91_PMC_MOR_OSCOUNT(255)) |
| 65 | #define CONFIG_SYS_PLLAR_VAL \ |
| 66 | (AT91_PMC_PLLAR_29 | \ |
| 67 | AT91_PMC_PLLXR_OUT(MASTER_PLL_OUT) | \ |
| 68 | AT91_PMC_PLLXR_PLLCOUNT(63) | \ |
Wolfgang Denk | 0cf207e | 2021-09-27 17:42:39 +0200 | [diff] [blame] | 69 | AT91_PMC_PLLXR_MUL(MASTER_PLL_MUL - 1) | \ |
Jens Scharsig | 1b34f00 | 2010-02-03 22:47:18 +0100 | [diff] [blame] | 70 | AT91_PMC_PLLXR_DIV(MASTER_PLL_DIV)) |
Jean-Christophe PLAGNIOL-VILLARD | 1b3b7c6 | 2009-06-13 12:48:36 +0200 | [diff] [blame] | 71 | |
| 72 | /* PCK/2 = MCK Master Clock from PLLA */ |
| 73 | #define CONFIG_SYS_MCKR1_VAL \ |
Jens Scharsig | 1b34f00 | 2010-02-03 22:47:18 +0100 | [diff] [blame] | 74 | (AT91_PMC_MCKR_CSS_SLOW | AT91_PMC_MCKR_PRES_1 | \ |
| 75 | AT91_PMC_MCKR_MDIV_2) |
| 76 | |
Jean-Christophe PLAGNIOL-VILLARD | 1b3b7c6 | 2009-06-13 12:48:36 +0200 | [diff] [blame] | 77 | /* PCK/2 = MCK Master Clock from PLLA */ |
| 78 | #define CONFIG_SYS_MCKR2_VAL \ |
Wolfgang Denk | 0cf207e | 2021-09-27 17:42:39 +0200 | [diff] [blame] | 79 | (AT91_PMC_MCKR_CSS_PLLA | AT91_PMC_MCKR_PRES_1 | \ |
Jens Scharsig | 1b34f00 | 2010-02-03 22:47:18 +0100 | [diff] [blame] | 80 | AT91_PMC_MCKR_MDIV_2) |
Jean-Christophe PLAGNIOL-VILLARD | 1b3b7c6 | 2009-06-13 12:48:36 +0200 | [diff] [blame] | 81 | |
| 82 | /* define PDC[31:16] as DATA[31:16] */ |
| 83 | #define CONFIG_SYS_PIOD_PDR_VAL1 0xFFFF0000 |
| 84 | /* no pull-up for D[31:16] */ |
| 85 | #define CONFIG_SYS_PIOD_PPUDR_VAL 0xFFFF0000 |
| 86 | /* EBI0_CSA, CS1 SDRAM, CS3 NAND Flash, 3.3V memories */ |
Jens Scharsig | 1b34f00 | 2010-02-03 22:47:18 +0100 | [diff] [blame] | 87 | #define CONFIG_SYS_MATRIX_EBICSA_VAL \ |
| 88 | (AT91_MATRIX_CSA_DBPUC | AT91_MATRIX_CSA_VDDIOMSEL_3_3V | \ |
| 89 | AT91_MATRIX_CSA_EBI_CS1A) |
Jean-Christophe PLAGNIOL-VILLARD | 1b3b7c6 | 2009-06-13 12:48:36 +0200 | [diff] [blame] | 90 | |
| 91 | /* SDRAM */ |
| 92 | /* SDRAMC_MR Mode register */ |
| 93 | #define CONFIG_SYS_SDRC_MR_VAL1 0 |
| 94 | /* SDRAMC_TR - Refresh Timer register */ |
| 95 | #define CONFIG_SYS_SDRC_TR_VAL1 0x13C |
| 96 | /* SDRAMC_CR - Configuration register*/ |
| 97 | #define CONFIG_SYS_SDRC_CR_VAL \ |
| 98 | (AT91_SDRAMC_NC_9 | \ |
| 99 | AT91_SDRAMC_NR_13 | \ |
| 100 | AT91_SDRAMC_NB_4 | \ |
| 101 | AT91_SDRAMC_CAS_3 | \ |
| 102 | AT91_SDRAMC_DBW_32 | \ |
| 103 | (1 << 8) | /* Write Recovery Delay */ \ |
| 104 | (7 << 12) | /* Row Cycle Delay */ \ |
| 105 | (2 << 16) | /* Row Precharge Delay */ \ |
| 106 | (2 << 20) | /* Row to Column Delay */ \ |
| 107 | (5 << 24) | /* Active to Precharge Delay */ \ |
| 108 | (1 << 28)) /* Exit Self Refresh to Active Delay */ |
| 109 | |
| 110 | /* Memory Device Register -> SDRAM */ |
| 111 | #define CONFIG_SYS_SDRC_MDR_VAL AT91_SDRAMC_MD_SDRAM |
| 112 | #define CONFIG_SYS_SDRC_MR_VAL2 AT91_SDRAMC_MODE_PRECHARGE |
| 113 | #define CONFIG_SYS_SDRAM_VAL1 0 /* SDRAM_BASE */ |
| 114 | #define CONFIG_SYS_SDRC_MR_VAL3 AT91_SDRAMC_MODE_REFRESH |
| 115 | #define CONFIG_SYS_SDRAM_VAL2 0 /* SDRAM_BASE */ |
| 116 | #define CONFIG_SYS_SDRAM_VAL3 0 /* SDRAM_BASE */ |
| 117 | #define CONFIG_SYS_SDRAM_VAL4 0 /* SDRAM_BASE */ |
| 118 | #define CONFIG_SYS_SDRAM_VAL5 0 /* SDRAM_BASE */ |
| 119 | #define CONFIG_SYS_SDRAM_VAL6 0 /* SDRAM_BASE */ |
| 120 | #define CONFIG_SYS_SDRAM_VAL7 0 /* SDRAM_BASE */ |
| 121 | #define CONFIG_SYS_SDRAM_VAL8 0 /* SDRAM_BASE */ |
| 122 | #define CONFIG_SYS_SDRAM_VAL9 0 /* SDRAM_BASE */ |
| 123 | #define CONFIG_SYS_SDRC_MR_VAL4 AT91_SDRAMC_MODE_LMR |
| 124 | #define CONFIG_SYS_SDRAM_VAL10 0 /* SDRAM_BASE */ |
| 125 | #define CONFIG_SYS_SDRC_MR_VAL5 AT91_SDRAMC_MODE_NORMAL |
| 126 | #define CONFIG_SYS_SDRAM_VAL11 0 /* SDRAM_BASE */ |
| 127 | #define CONFIG_SYS_SDRC_TR_VAL2 1200 /* SDRAM_TR */ |
| 128 | #define CONFIG_SYS_SDRAM_VAL12 0 /* SDRAM_BASE */ |
| 129 | |
| 130 | /* setup SMC0, CS0 (NOR Flash) - 16-bit, 15 WS */ |
Jens Scharsig | 1b34f00 | 2010-02-03 22:47:18 +0100 | [diff] [blame] | 131 | #define CONFIG_SYS_SMC0_SETUP0_VAL \ |
| 132 | (AT91_SMC_SETUP_NWE(10) | AT91_SMC_SETUP_NCS_WR(10) | \ |
| 133 | AT91_SMC_SETUP_NRD(10) | AT91_SMC_SETUP_NCS_RD(10)) |
| 134 | #define CONFIG_SYS_SMC0_PULSE0_VAL \ |
| 135 | (AT91_SMC_PULSE_NWE(11) | AT91_SMC_PULSE_NCS_WR(11) | \ |
| 136 | AT91_SMC_PULSE_NRD(11) | AT91_SMC_PULSE_NCS_RD(11)) |
Jean-Christophe PLAGNIOL-VILLARD | 1b3b7c6 | 2009-06-13 12:48:36 +0200 | [diff] [blame] | 137 | #define CONFIG_SYS_SMC0_CYCLE0_VAL \ |
Jens Scharsig | 1b34f00 | 2010-02-03 22:47:18 +0100 | [diff] [blame] | 138 | (AT91_SMC_CYCLE_NWE(22) | AT91_SMC_CYCLE_NRD(22)) |
Jean-Christophe PLAGNIOL-VILLARD | 1b3b7c6 | 2009-06-13 12:48:36 +0200 | [diff] [blame] | 139 | #define CONFIG_SYS_SMC0_MODE0_VAL \ |
Jens Scharsig | 1b34f00 | 2010-02-03 22:47:18 +0100 | [diff] [blame] | 140 | (AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE | \ |
| 141 | AT91_SMC_MODE_DBW_16 | \ |
| 142 | AT91_SMC_MODE_TDF | AT91_SMC_MODE_TDF_CYCLE(6)) |
Jean-Christophe PLAGNIOL-VILLARD | 1b3b7c6 | 2009-06-13 12:48:36 +0200 | [diff] [blame] | 143 | |
| 144 | /* user reset enable */ |
| 145 | #define CONFIG_SYS_RSTC_RMR_VAL \ |
| 146 | (AT91_RSTC_KEY | \ |
Jens Scharsig | 1b34f00 | 2010-02-03 22:47:18 +0100 | [diff] [blame] | 147 | AT91_RSTC_MR_URSTEN | \ |
| 148 | AT91_RSTC_MR_ERSTL(15)) |
Jean-Christophe PLAGNIOL-VILLARD | 1b3b7c6 | 2009-06-13 12:48:36 +0200 | [diff] [blame] | 149 | |
| 150 | /* Disable Watchdog */ |
| 151 | #define CONFIG_SYS_WDTC_WDMR_VAL \ |
Jens Scharsig | 1b34f00 | 2010-02-03 22:47:18 +0100 | [diff] [blame] | 152 | (AT91_WDT_MR_WDIDLEHLT | AT91_WDT_MR_WDDBGHLT | \ |
| 153 | AT91_WDT_MR_WDV(0xfff) | \ |
| 154 | AT91_WDT_MR_WDDIS | \ |
| 155 | AT91_WDT_MR_WDD(0xfff)) |
| 156 | |
Jean-Christophe PLAGNIOL-VILLARD | 1b3b7c6 | 2009-06-13 12:48:36 +0200 | [diff] [blame] | 157 | #endif |
Simon Glass | 1af3c7f | 2020-05-10 11:40:09 -0600 | [diff] [blame] | 158 | #include <linux/stringify.h> |
Stelian Pop | 8e429b3 | 2008-05-08 18:52:23 +0200 | [diff] [blame] | 159 | #endif |
| 160 | |
| 161 | /* NAND flash */ |
Jean-Christophe PLAGNIOL-VILLARD | 74c076d | 2009-03-22 10:22:34 +0100 | [diff] [blame] | 162 | #ifdef CONFIG_CMD_NAND |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 163 | #define CONFIG_SYS_MAX_NAND_DEVICE 1 |
Xu, Hong | cd46b0f | 2011-06-10 21:31:26 +0000 | [diff] [blame] | 164 | #define CONFIG_SYS_NAND_BASE ATMEL_BASE_CS3 |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 165 | #define CONFIG_SYS_NAND_DBW_8 1 |
Jean-Christophe PLAGNIOL-VILLARD | 74c076d | 2009-03-22 10:22:34 +0100 | [diff] [blame] | 166 | /* our ALE is AD21 */ |
| 167 | #define CONFIG_SYS_NAND_MASK_ALE (1 << 21) |
| 168 | /* our CLE is AD22 */ |
| 169 | #define CONFIG_SYS_NAND_MASK_CLE (1 << 22) |
Xu, Hong | cd46b0f | 2011-06-10 21:31:26 +0000 | [diff] [blame] | 170 | #define CONFIG_SYS_NAND_ENABLE_PIN AT91_PIN_PD15 |
| 171 | #define CONFIG_SYS_NAND_READY_PIN AT91_PIN_PA22 |
Jean-Christophe PLAGNIOL-VILLARD | 74c076d | 2009-03-22 10:22:34 +0100 | [diff] [blame] | 172 | #endif |
Stelian Pop | 8e429b3 | 2008-05-08 18:52:23 +0200 | [diff] [blame] | 173 | |
Stelian Pop | 8e429b3 | 2008-05-08 18:52:23 +0200 | [diff] [blame] | 174 | /* USB */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 175 | #define CONFIG_SYS_USB_OHCI_REGS_BASE 0x00a00000 /* AT91SAM9263_UHP_BASE */ |
Stelian Pop | 8e429b3 | 2008-05-08 18:52:23 +0200 | [diff] [blame] | 176 | |
Stelian Pop | 8e429b3 | 2008-05-08 18:52:23 +0200 | [diff] [blame] | 177 | #endif |