blob: 0d470c4b4a1378b83d31a89fce61474be9d63614 [file] [log] [blame]
Niel Fourie37bfd9c2021-01-21 13:19:20 +01001/* SPDX-License-Identifier: GPL-2.0+ */
2/*
3 * (C) Copyright 2016 Keymile AG
4 * Rainer Boschung <rainer.boschung@keymile.com>
5 *
6 */
7
8#ifndef __KMCENT2_H
9#define __KMCENT2_H
10
11#define CONFIG_HOSTNAME "kmcent2"
12#define KM_BOARD_NAME CONFIG_HOSTNAME
13
14/*
15 * The Linux fsl_fman driver needs to be able to process frames with more
16 * than just the VLAN tag (i.e. eDSA tag). It is passed as a kernel boot
17 * parameters
18 */
19#define CONFIG_KM_DEF_BOOT_ARGS_CPU "fsl_dpaa_fman.fsl_fm_max_frm=1558"
20
21#include "km/keymile-common.h"
22
23/* Application IFC chip selects */
24#define SYS_LAWAPP_BASE 0xc0000000
25#define SYS_LAWAPP_BASE_PHYS (0xf00000000ull | SYS_LAWAPP_BASE)
26
27/* Application IFC CS4 MRAM */
28#define CONFIG_SYS_MRAM_BASE SYS_LAWAPP_BASE
29#define SYS_MRAM_BASE_PHYS SYS_LAWAPP_BASE_PHYS
30#define SYS_MRAM_CSPR_EXT (0x0f)
31#define SYS_MRAM_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_MRAM_BASE) | \
32 CSPR_PORT_SIZE_8 | /* 8 bit */ \
33 CSPR_MSEL_GPCM | /* msel = gpcm */ \
34 CSPR_V /* bank is valid */)
35#define SYS_MRAM_AMASK IFC_AMASK(2 * 1024 * 1024) /* 2 MiB */
36#define SYS_MRAM_CSOR CSOR_GPCM_TRHZ_40
37/* MRAM Timing parameters for IFC CS4 */
38#define SYS_MRAM_FTIM0 (FTIM0_GPCM_TACSE(0x6) | \
39 FTIM0_GPCM_TEADC(0x8) | \
40 FTIM0_GPCM_TEAHC(0x2))
41#define SYS_MRAM_FTIM1 (FTIM1_GPCM_TACO(0x2) | \
42 FTIM1_GPCM_TRAD(0xe))
43#define SYS_MRAM_FTIM2 (FTIM2_GPCM_TCS(0x2) | \
44 FTIM2_GPCM_TCH(0x2) | \
45 FTIM2_GPCM_TWP(0x8))
46#define SYS_MRAM_FTIM3 0x04000000
47#define CONFIG_SYS_CSPR4_EXT SYS_MRAM_CSPR_EXT
48#define CONFIG_SYS_CSPR4 SYS_MRAM_CSPR
49#define CONFIG_SYS_AMASK4 SYS_MRAM_AMASK
50#define CONFIG_SYS_CSOR4 SYS_MRAM_CSOR
51#define CONFIG_SYS_CS4_FTIM0 SYS_MRAM_FTIM0
52#define CONFIG_SYS_CS4_FTIM1 SYS_MRAM_FTIM1
53#define CONFIG_SYS_CS4_FTIM2 SYS_MRAM_FTIM2
54#define CONFIG_SYS_CS4_FTIM3 SYS_MRAM_FTIM3
55
56/* Application IFC CS6: BFTIC */
57#define SYS_BFTIC_BASE 0xd0000000
58#define SYS_BFTIC_BASE_PHYS (0xf00000000ull | SYS_BFTIC_BASE)
59#define SYS_BFTIC_CSPR_EXT (0x0f)
60#define SYS_BFTIC_CSPR (CSPR_PHYS_ADDR(SYS_BFTIC_BASE) | \
61 CSPR_PORT_SIZE_8 | /* Port size = 8 bit */\
62 CSPR_MSEL_GPCM | /* MSEL = GPCM */\
63 CSPR_V) /* valid */
64#define SYS_BFTIC_AMASK IFC_AMASK(64 * 1024) /* 64kB */
65#define SYS_BFTIC_CSOR CSOR_GPCM_TRHZ_40
66/* BFTIC Timing parameters for IFC CS6 */
67#define SYS_BFTIC_FTIM0 (FTIM0_GPCM_TACSE(0x6) | \
68 FTIM0_GPCM_TEADC(0x8) | \
69 FTIM0_GPCM_TEAHC(0x2))
70#define SYS_BFTIC_FTIM1 (FTIM1_GPCM_TACO(0x2) | \
71 FTIM1_GPCM_TRAD(0x12))
72#define SYS_BFTIC_FTIM2 (FTIM2_GPCM_TCS(0x3) | \
73 FTIM2_GPCM_TCH(0x1) | \
74 FTIM2_GPCM_TWP(0x12))
75#define SYS_BFTIC_FTIM3 0x04000000
76#define CONFIG_SYS_CSPR6_EXT SYS_BFTIC_CSPR_EXT
77#define CONFIG_SYS_CSPR6 SYS_BFTIC_CSPR
78#define CONFIG_SYS_AMASK6 SYS_BFTIC_AMASK
79#define CONFIG_SYS_CSOR6 SYS_BFTIC_CSOR
80#define CONFIG_SYS_CS6_FTIM0 SYS_BFTIC_FTIM0
81#define CONFIG_SYS_CS6_FTIM1 SYS_BFTIC_FTIM1
82#define CONFIG_SYS_CS6_FTIM2 SYS_BFTIC_FTIM2
83#define CONFIG_SYS_CS6_FTIM3 SYS_BFTIC_FTIM3
84
85/* Application IFC CS7 PAXE */
86#define CONFIG_SYS_PAXE_BASE 0xd8000000
87#define SYS_PAXE_BASE_PHYS (0xf00000000ull | CONFIG_SYS_PAXE_BASE)
88#define SYS_PAXE_CSPR_EXT (0x0f)
89#define SYS_PAXE_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_PAXE_BASE) | \
90 CSPR_PORT_SIZE_8 | /* Port size = 8 bit */\
91 CSPR_MSEL_GPCM | /* MSEL = GPCM */\
92 CSPR_V) /* valid */
93#define SYS_PAXE_AMASK IFC_AMASK(64 * 1024) /* 64kB */
94#define SYS_PAXE_CSOR CSOR_GPCM_TRHZ_40
95/* PAXE Timing parameters for IFC CS7 */
96#define SYS_PAXE_FTIM0 (FTIM0_GPCM_TACSE(0x6) | \
97 FTIM0_GPCM_TEADC(0x8) | \
98 FTIM0_GPCM_TEAHC(0x2))
99#define SYS_PAXE_FTIM1 (FTIM1_GPCM_TACO(0x2) | \
100 FTIM1_GPCM_TRAD(0x12))
101#define SYS_PAXE_FTIM2 (FTIM2_GPCM_TCS(0x3) | \
102 FTIM2_GPCM_TCH(0x1) | \
103 FTIM2_GPCM_TWP(0x12))
104#define SYS_PAXE_FTIM3 0x04000000
105#define CONFIG_SYS_CSPR7_EXT SYS_PAXE_CSPR_EXT
106#define CONFIG_SYS_CSPR7 SYS_PAXE_CSPR
107#define CONFIG_SYS_AMASK7 SYS_PAXE_AMASK
108#define CONFIG_SYS_CSOR7 SYS_PAXE_CSOR
109#define CONFIG_SYS_CS7_FTIM0 SYS_PAXE_FTIM0
110#define CONFIG_SYS_CS7_FTIM1 SYS_PAXE_FTIM1
111#define CONFIG_SYS_CS7_FTIM2 SYS_PAXE_FTIM2
112#define CONFIG_SYS_CS7_FTIM3 SYS_PAXE_FTIM3
113
114/* PRST */
115#define KM_BFTIC4_RST 0
116#define KM_DPAXE_RST 1
117#define KM_FEMT_RST 3
118#define KM_FOAM_RST 4
119#define KM_EFE_RST 5
120#define KM_ES_PHY_RST 6
121#define KM_XES_PHY_RST 7
122#define KM_ZL30158_RST 8
123#define KM_ZL30364_RST 9
124#define KM_BOBCAT_RST 10
125#define KM_ETHSW_DDR_RST 12
126#define KM_CFE_RST 13
127#define KM_PEXSW_RST 14
128#define KM_PEXSW_NT_RST 15
129
130/* QRIO GPIOs used for deblocking */
131#define KM_I2C_DEBLOCK_PORT QRIO_GPIO_A
132#define KM_I2C_DEBLOCK_SCL 20
133#define KM_I2C_DEBLOCK_SDA 21
134
135/* High Level Configuration Options */
Niel Fourie37bfd9c2021-01-21 13:19:20 +0100136
137#define CONFIG_RESET_VECTOR_ADDRESS 0xebfffffc
138
Niel Fourie37bfd9c2021-01-21 13:19:20 +0100139#define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
Niel Fourie37bfd9c2021-01-21 13:19:20 +0100140
141/* Environment in parallel NOR-Flash */
142#define CONFIG_ENV_TOTAL_SIZE 0x040000
143#define ENV_DEL_ADDR 0xebf00000 /*direct for newenv*/
144
Niel Fourie37bfd9c2021-01-21 13:19:20 +0100145/*
146 * These can be toggled for performance analysis, otherwise use default.
147 */
Niel Fourie37bfd9c2021-01-21 13:19:20 +0100148#define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
Niel Fourie37bfd9c2021-01-21 13:19:20 +0100149
Niel Fourie37bfd9c2021-01-21 13:19:20 +0100150/* POST memory regions test */
151#define CONFIG_POST CONFIG_SYS_POST_MEM_REGIONS
152
153/*
154 * Config the L3 Cache as L3 SRAM
155 */
156#define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
157#define CONFIG_SYS_L3_SIZE 256 << 10
158
159#define CONFIG_SYS_DCSRBAR 0xf0000000
160#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
161
162/*
163 * DDR Setup
164 */
165#define CONFIG_VERY_BIG_RAM
166#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
167#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Niel Fourie37bfd9c2021-01-21 13:19:20 +0100168
Niel Fourie37bfd9c2021-01-21 13:19:20 +0100169#define SPD_EEPROM_ADDRESS 0x54
170#define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
171
Niel Fourie37bfd9c2021-01-21 13:19:20 +0100172/******************************************************************************
173 * (PRAM usage)
174 * ... -------------------------------------------------------
175 * ... |ROOTFSSIZE | PNVRAM |PHRAM |RESERVED_PRAM | END_OF_RAM
176 * ... |<------------------- pram -------------------------->|
177 * ... -------------------------------------------------------
178 * @END_OF_RAM:
179 * @CONFIG_KM_RESERVED_PRAM: reserved pram for special purpose
180 * @CONFIG_KM_PHRAM: address for /var
181 * @CONFIG_KM_PNVRAM: address for PNVRAM (for the application)
182 * @CONFIG_KM_ROOTFSSIZE: address for rootfilesystem in RAM
183 */
184
185/* size of rootfs in RAM */
186#define CONFIG_KM_ROOTFSSIZE 0x0
187/* set the default PRAM value to at least PNVRAM + PHRAM when pram env variable
188 * is not valid yet, which is the case for when u-boot copies itself to RAM
189 */
190#define CONFIG_PRAM ((CONFIG_KM_PNVRAM + CONFIG_KM_PHRAM) >> 10)
191
192/*
193 * IFC Definitions
194 */
195/* NOR flash on IFC CS0 */
196#define CONFIG_SYS_FLASH_BASE 0xe8000000
197#define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | \
198 CONFIG_SYS_FLASH_BASE)
199
200#define CONFIG_SYS_NOR_CSPR_EXT (0x0f)
201#define CONFIG_SYS_NOR_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE) | \
202 CSPR_PORT_SIZE_16 | /* Port size = 16 bit */\
203 0x00000010 | /* drive TE high */\
204 CSPR_MSEL_NOR | /* MSEL = NOR */\
205 CSPR_V) /* valid */
206#define CONFIG_SYS_NOR_AMASK IFC_AMASK(64 * 1024 * 1024) /* 64MB */
207#define CONFIG_SYS_NOR_CSOR (CSOR_NOR_AVD_TGL_PGM_EN | /* AVD toggle */\
208 CSOR_NOR_TRHZ_20 | \
209 CSOR_NOR_BCTLD)
210
211/* NOR Flash Timing Params */
212#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x1) | \
213 FTIM0_NOR_TEADC(0x7) | \
214 FTIM0_NOR_TEAHC(0x1))
215#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x1) | \
216 FTIM1_NOR_TRAD_NOR(0x21) | \
217 FTIM1_NOR_TSEQRAD_NOR(0x21))
218#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCH(0x1) | \
219 FTIM2_NOR_TCS(0x1) | \
220 FTIM2_NOR_TWP(0xb) | \
221 FTIM2_NOR_TWPH(0x6))
222#define CONFIG_SYS_NOR_FTIM3 0x0
223
224#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR_CSPR_EXT
225#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR_CSPR
226#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
227#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
228#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
229#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
230#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
231#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
232
233/* More NOR Flash params */
Niel Fourie37bfd9c2021-01-21 13:19:20 +0100234
Niel Fourie37bfd9c2021-01-21 13:19:20 +0100235#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
236
237/* NAND Flash on IFC CS1*/
Niel Fourie37bfd9c2021-01-21 13:19:20 +0100238#define CONFIG_SYS_NAND_BASE 0xfa000000
239#define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
240
241#define CONFIG_SYS_NAND_CSPR_EXT (0x0f)
242#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE) | \
243 CSPR_PORT_SIZE_8 | /* Port Size = 8 bit */\
244 0x00000010 | /* drive TE high */\
245 CSPR_MSEL_NAND | /* MSEL = NAND */\
246 CSPR_V) /* valid */
247#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64 * 1024) /* 64kB */
248
249#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN | /* ECC encoder on */ \
250 CSOR_NAND_ECC_DEC_EN | /* ECC decoder on */ \
251 CSOR_NAND_ECC_MODE_4 | /* 4-bit ECC */ \
252 CSOR_NAND_RAL_3 | /* RAL = 3Bytes */ \
253 CSOR_NAND_PGS_2K | /* Page size = 2K */ \
254 CSOR_NAND_SPRZ_128 | /* Spare size = 128 */ \
255 CSOR_NAND_PB(64) | /* 64 Pages/Block */ \
256 CSOR_NAND_TRHZ_40 | /**/ \
257 CSOR_NAND_BCTLD) /**/
258
Niel Fourie37bfd9c2021-01-21 13:19:20 +0100259/* ONFI NAND Flash mode0 Timing Params */
260#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x3) | \
261 FTIM0_NAND_TWP(0x8) | \
262 FTIM0_NAND_TWCHT(0x3) | \
263 FTIM0_NAND_TWH(0x5))
264#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x1e) | \
265 FTIM1_NAND_TWBE(0x1e) | \
266 FTIM1_NAND_TRR(0x6) | \
267 FTIM1_NAND_TRP(0x8))
268#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x9) | \
269 FTIM2_NAND_TREH(0x5) | \
270 FTIM2_NAND_TWHRE(0x3c))
271#define CONFIG_SYS_NAND_FTIM3 (FTIM3_NAND_TWW(0x1e))
272
273#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NAND_CSPR_EXT
274#define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR
275#define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK
276#define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR
277#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0
278#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1
279#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2
280#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3
281
282/* More NAND Flash Params */
283#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
284#define CONFIG_SYS_MAX_NAND_DEVICE 1
285
286/* QRIO on IFC CS2 */
287#define CONFIG_SYS_QRIO_BASE 0xfb000000
288#define CONFIG_SYS_QRIO_BASE_PHYS (0xf00000000ull | CONFIG_SYS_QRIO_BASE)
289#define SYS_QRIO_CSPR_EXT (0x0f)
290#define SYS_QRIO_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_QRIO_BASE) | \
291 CSPR_PORT_SIZE_8 | /* Port size = 8 bit */\
292 0x00000010 | /* drive TE high */\
293 CSPR_MSEL_GPCM | /* MSEL = GPCM */\
294 CSPR_V) /* valid */
295#define SYS_QRIO_AMASK IFC_AMASK(64 * 1024) /* 64kB */
296#define SYS_QRIO_CSOR (CSOR_GPCM_TRHZ_20 |\
297 CSOR_GPCM_BCTLD)
298/* QRIO Timing parameters for IFC CS2 */
299#define SYS_QRIO_FTIM0 (FTIM0_GPCM_TACSE(0x2) | \
300 FTIM0_GPCM_TEADC(0x8) | \
301 FTIM0_GPCM_TEAHC(0x2))
302#define SYS_QRIO_FTIM1 (FTIM1_GPCM_TACO(0x2) | \
303 FTIM1_GPCM_TRAD(0x6))
304#define SYS_QRIO_FTIM2 (FTIM2_GPCM_TCS(0x1) | \
305 FTIM2_GPCM_TCH(0x1) | \
306 FTIM2_GPCM_TWP(0x7))
307#define SYS_QRIO_FTIM3 0x04000000
308#define CONFIG_SYS_CSPR2_EXT SYS_QRIO_CSPR_EXT
309#define CONFIG_SYS_CSPR2 SYS_QRIO_CSPR
310#define CONFIG_SYS_AMASK2 SYS_QRIO_AMASK
311#define CONFIG_SYS_CSOR2 SYS_QRIO_CSOR
312#define CONFIG_SYS_CS2_FTIM0 SYS_QRIO_FTIM0
313#define CONFIG_SYS_CS2_FTIM1 SYS_QRIO_FTIM1
314#define CONFIG_SYS_CS2_FTIM2 SYS_QRIO_FTIM2
315#define CONFIG_SYS_CS2_FTIM3 SYS_QRIO_FTIM3
316
Niel Fourie37bfd9c2021-01-21 13:19:20 +0100317#define CONFIG_HWCONFIG
318
319/* define to use L1 as initial stack */
320#define CONFIG_SYS_INIT_RAM_LOCK
321#define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
322#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
323#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
324/* The assembler doesn't like typecast */
325#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
326 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
327 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
328#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
329
Tom Rini4c97c8c2022-05-24 14:14:02 -0400330#define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Niel Fourie37bfd9c2021-01-21 13:19:20 +0100331
Niel Fourie37bfd9c2021-01-21 13:19:20 +0100332#define CONFIG_SYS_MONITOR_LEN 0xc0000 /* 768k */
333
Niel Fourie37bfd9c2021-01-21 13:19:20 +0100334/*
335 * Serial Port - controlled on board with jumper J8
336 * open - index 2
337 * shorted - index 1
338 * Retain non-DM serial port for debug purposes.
339 */
340#if !defined(CONFIG_DM_SERIAL)
Niel Fourie37bfd9c2021-01-21 13:19:20 +0100341#define CONFIG_SYS_NS16550_SERIAL
342#define CONFIG_SYS_NS16550_REG_SIZE 1
343#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0) / 2)
344#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR + 0x11C500)
345#endif
346
347#ifndef __ASSEMBLY__
348void set_sda(int state);
349void set_scl(int state);
350int get_sda(void);
351int get_scl(void);
352#endif
353
354/*
355 * General PCI
356 * Memory space is mapped 1-1, but I/O space must start from 0.
357 */
358/* controller 1 */
359#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
360#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
361#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
362#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
363
364#define CONFIG_SYS_BMAN_NUM_PORTALS 10
365#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
366#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
367#define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
368#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
369#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
370#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
371 CONFIG_SYS_BMAN_CENA_SIZE)
372#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
373#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
374#define CONFIG_SYS_QMAN_NUM_PORTALS 10
375#define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
376#define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
377#define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
378#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
379#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
380#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
381 CONFIG_SYS_QMAN_CENA_SIZE)
382#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
383#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
384
385#define CONFIG_SYS_DPAA_FMAN
386#define CONFIG_SYS_DPAA_PME
387
Niel Fourie37bfd9c2021-01-21 13:19:20 +0100388/* Qman / Bman */
389/* RGMII (FM1@DTESC5) is local managemant interface */
390#define CONFIG_SYS_RGMII2_PHY_ADDR 0x11
Niel Fourie37bfd9c2021-01-21 13:19:20 +0100391
392/*
393 * Hardware Watchdog
394 */
395#define CONFIG_WATCHDOG_PRESC 34 /* wdog prescaler 2^(64-34) ~10min */
396#define CONFIG_WATCHDOG_RC WRC_CHIP /* reset chip on watchdog event */
397
398/*
399 * For booting Linux, the board info and command line data
400 * have to be in the first 64 MB of memory, since this is
401 * the maximum mapped by the Linux kernel during initialization.
402 */
403#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
Niel Fourie37bfd9c2021-01-21 13:19:20 +0100404
405/*
406 * Environment Configuration
407 */
408#ifndef CONFIG_KM_DEF_ENV /* if not set by keymile-common.h */
409#define CONFIG_KM_DEF_ENV
410#endif
411
412#define __USB_PHY_TYPE utmi
413
414#define CONFIG_KM_DEF_ENV_CPU \
415 "boot=bootm ${load_addr_r} - ${fdt_addr_r}\0" \
416 "cramfsloadfdt=" \
417 "cramfsload ${fdt_addr_r} " \
418 "fdt_0x${IVM_BoardId}_0x${IVM_HWKey}.dtb\0" \
419 "u-boot=" CONFIG_HOSTNAME "/u-boot.bin\0" \
420 "update=protect off " __stringify(CONFIG_SYS_MONITOR_BASE) \
421 " +${filesize} && " \
422 "erase " __stringify(CONFIG_SYS_MONITOR_BASE) \
423 " +${filesize} && " \
424 "cp.b ${load_addr_r} " \
425 __stringify(CONFIG_SYS_MONITOR_BASE) " ${filesize} && " \
426 "protect on " __stringify(CONFIG_SYS_MONITOR_BASE) \
427 " +${filesize}\0" \
428 "update-nor=protect off " __stringify(CONFIG_SYS_FLASH_BASE) \
429 " +${filesize} && " \
430 "erase " __stringify(CONFIG_SYS_FLASH_BASE) \
431 " +${filesize} && " \
432 "cp.b ${load_addr_r} " \
433 __stringify(CONFIG_SYS_FLASH_BASE) " ${filesize} && " \
434 "protect on " __stringify(CONFIG_SYS_MONITOR_BASE) \
435 " +" __stringify(CONFIG_SYS_MONITOR_LEN) "\0" \
436 "set_fdthigh=true\0" \
437 "checkfdt=true\0" \
438 "fpgacfg=true\0" \
439 ""
440
441#define CONFIG_HW_ENV_SETTINGS \
442 "hwconfig=fsl_ddr:ctlr_intlv=cacheline\0" \
443 "usb_phy_type=" __stringify(__USB_PHY_TYPE) "\0" \
444 "usb_dr_mode=host\0"
445
446#define CONFIG_KM_NEW_ENV \
447 "newenv=protect off " __stringify(ENV_DEL_ADDR) \
448 " +" __stringify(CONFIG_ENV_TOTAL_SIZE) " && " \
449 "erase " __stringify(ENV_DEL_ADDR) \
450 " +" __stringify(CONFIG_ENV_TOTAL_SIZE) " && " \
451 "protect on " __stringify(ENV_DEL_ADDR) \
452 " +" __stringify(CONFIG_ENV_TOTAL_SIZE) "\0"
453
454/* ppc_82xx is the equivalent to ppc_6xx, the generic ppc toolchain */
455#ifndef CONFIG_KM_DEF_ARCH
456#define CONFIG_KM_DEF_ARCH "arch=ppc_82xx\0"
457#endif
458
459#define CONFIG_EXTRA_ENV_SETTINGS \
460 CONFIG_KM_DEF_ENV \
461 CONFIG_KM_DEF_ARCH \
462 CONFIG_KM_NEW_ENV \
463 CONFIG_HW_ENV_SETTINGS \
464 "EEprom_ivm=pca9547:70:9\0" \
465 ""
466
467#endif /* __KMCENT2_H */