Tom Rini | 83d290c | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0 */ |
Stephen Warren | 10a0338 | 2016-05-12 13:32:56 -0600 | [diff] [blame] | 2 | /* |
| 3 | * Copyright (c) 2013-2016, NVIDIA CORPORATION. |
Stephen Warren | 10a0338 | 2016-05-12 13:32:56 -0600 | [diff] [blame] | 4 | */ |
| 5 | |
| 6 | #ifndef _P2771_0000_H |
| 7 | #define _P2771_0000_H |
| 8 | |
| 9 | #include <linux/sizes.h> |
| 10 | |
| 11 | #include "tegra186-common.h" |
| 12 | |
| 13 | /* High-level configuration options */ |
| 14 | #define CONFIG_TEGRA_BOARD_STRING "NVIDIA P2771-0000" |
| 15 | |
Stephen Warren | 10a0338 | 2016-05-12 13:32:56 -0600 | [diff] [blame] | 16 | /* Environment in eMMC, at the end of 2nd "boot sector" */ |
Stephen Warren | 10a0338 | 2016-05-12 13:32:56 -0600 | [diff] [blame] | 17 | #define CONFIG_SYS_MMC_ENV_DEV 0 |
| 18 | #define CONFIG_SYS_MMC_ENV_PART 2 |
Stephen Warren | 10a0338 | 2016-05-12 13:32:56 -0600 | [diff] [blame] | 19 | |
Stephen Warren | e43effc | 2018-01-08 17:41:25 -0700 | [diff] [blame] | 20 | #define BOARD_EXTRA_ENV_SETTINGS \ |
| 21 | "calculated_vars=kernel_addr_r fdt_addr_r scriptaddr pxefile_addr_r " \ |
| 22 | "ramdisk_addr_r\0" \ |
| 23 | "kernel_addr_r_align=00200000\0" \ |
| 24 | "kernel_addr_r_offset=00080000\0" \ |
| 25 | "kernel_addr_r_size=02000000\0" \ |
| 26 | "kernel_addr_r_aliases=loadaddr\0" \ |
| 27 | "fdt_addr_r_align=00200000\0" \ |
| 28 | "fdt_addr_r_offset=00000000\0" \ |
| 29 | "fdt_addr_r_size=00200000\0" \ |
| 30 | "scriptaddr_align=00200000\0" \ |
| 31 | "scriptaddr_offset=00000000\0" \ |
| 32 | "scriptaddr_size=00200000\0" \ |
| 33 | "pxefile_addr_r_align=00200000\0" \ |
| 34 | "pxefile_addr_r_offset=00000000\0" \ |
| 35 | "pxefile_addr_r_size=00200000\0" \ |
| 36 | "ramdisk_addr_r_align=00200000\0" \ |
| 37 | "ramdisk_addr_r_offset=00000000\0" \ |
| 38 | "ramdisk_addr_r_size=02000000\0" |
| 39 | |
Stephen Warren | 10a0338 | 2016-05-12 13:32:56 -0600 | [diff] [blame] | 40 | #include "tegra-common-post.h" |
| 41 | |
| 42 | /* Crystal is 38.4MHz. clk_m runs at half that rate */ |
| 43 | #define COUNTER_FREQUENCY 19200000 |
| 44 | |
Stephen Warren | 10a0338 | 2016-05-12 13:32:56 -0600 | [diff] [blame] | 45 | #endif |