blob: 3321419ac694b4ecbff37da73988e78241a9bfe5 [file] [log] [blame]
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +05301/*
2 * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
3 *
4 * Based on davinci_dvevm.h. Original Copyrights follow:
5 *
6 * Copyright (C) 2007 Sergey Kubushyn <ksi@koi8.net>
7 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02008 * SPDX-License-Identifier: GPL-2.0+
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +05309 */
10
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
14/*
15 * Board
16 */
Ben Gardiner3d248d32010-10-14 17:26:29 -040017#define CONFIG_DRIVER_TI_EMAC
Lad, Prabhakar63777662012-06-24 21:35:23 +000018/* check if direct NOR boot config is used */
19#ifndef CONFIG_DIRECT_NOR_BOOT
Stefano Babicd73a8a12010-11-11 15:38:02 +010020#define CONFIG_USE_SPIFLASH
Lad, Prabhakar63777662012-06-24 21:35:23 +000021#endif
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +053022
23/*
24 * SoC Configuration
25 */
26#define CONFIG_MACH_DAVINCI_DA850_EVM
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +053027#define CONFIG_SOC_DA8XX /* TI DA8xx SoC */
Christian Riesch52b0f872011-11-28 23:46:18 +000028#define CONFIG_SOC_DA850 /* TI DA850 SoC */
Christian Rieschb67d8812012-02-02 00:44:39 +000029#define CONFIG_SYS_EXCEPTION_VECTORS_HIGH
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +053030#define CONFIG_SYS_CLK_FREQ clk_get(DAVINCI_ARM_CLKID)
31#define CONFIG_SYS_OSCIN_FREQ 24000000
32#define CONFIG_SYS_TIMERBASE DAVINCI_TIMER0_BASE
33#define CONFIG_SYS_HZ_CLOCK clk_get(DAVINCI_AUXCLK_CLKID)
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +053034
Lad, Prabhakar63777662012-06-24 21:35:23 +000035#ifdef CONFIG_DIRECT_NOR_BOOT
36#define CONFIG_ARCH_CPU_INIT
37#define CONFIG_DA8XX_GPIO
38#define CONFIG_SYS_TEXT_BASE 0x60000000
39#define CONFIG_SYS_DV_NOR_BOOT_CFG (0x11)
40#define CONFIG_DA850_LOWLEVEL
41#else
42#define CONFIG_SYS_TEXT_BASE 0xc1080000
43#endif
44
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +053045/*
46 * Memory Info
47 */
48#define CONFIG_SYS_MALLOC_LEN (0x10000 + 1*1024*1024) /* malloc() len */
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +053049#define PHYS_SDRAM_1 DAVINCI_DDR_EMIF_DATA_BASE /* DDR Start */
50#define PHYS_SDRAM_1_SIZE (64 << 20) /* SDRAM size 64MB */
Ben Gardiner97003752010-08-23 09:08:15 -040051#define CONFIG_MAX_RAM_BANK_SIZE (512 << 20) /* max size from SPRS586*/
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +053052
53/* memtest start addr */
54#define CONFIG_SYS_MEMTEST_START (PHYS_SDRAM_1 + 0x2000000)
55
56/* memtest will be run on 16MB */
57#define CONFIG_SYS_MEMTEST_END (PHYS_SDRAM_1 + 0x2000000 + 16*1024*1024)
58
59#define CONFIG_NR_DRAM_BANKS 1 /* we have 1 bank of DRAM */
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +053060
Christian Riesch3d2c8e62011-12-09 09:47:37 +000061#define CONFIG_SYS_DA850_SYSCFG_SUSPSRC ( \
62 DAVINCI_SYSCFG_SUSPSRC_TIMER0 | \
63 DAVINCI_SYSCFG_SUSPSRC_SPI1 | \
64 DAVINCI_SYSCFG_SUSPSRC_UART2 | \
65 DAVINCI_SYSCFG_SUSPSRC_EMAC | \
66 DAVINCI_SYSCFG_SUSPSRC_I2C)
67
68/*
69 * PLL configuration
70 */
71#define CONFIG_SYS_DV_CLKMODE 0
72#define CONFIG_SYS_DA850_PLL0_POSTDIV 1
73#define CONFIG_SYS_DA850_PLL0_PLLDIV1 0x8000
74#define CONFIG_SYS_DA850_PLL0_PLLDIV2 0x8001
75#define CONFIG_SYS_DA850_PLL0_PLLDIV3 0x8002
76#define CONFIG_SYS_DA850_PLL0_PLLDIV4 0x8003
77#define CONFIG_SYS_DA850_PLL0_PLLDIV5 0x8002
78#define CONFIG_SYS_DA850_PLL0_PLLDIV6 CONFIG_SYS_DA850_PLL0_PLLDIV1
79#define CONFIG_SYS_DA850_PLL0_PLLDIV7 0x8005
80
81#define CONFIG_SYS_DA850_PLL1_POSTDIV 1
82#define CONFIG_SYS_DA850_PLL1_PLLDIV1 0x8000
83#define CONFIG_SYS_DA850_PLL1_PLLDIV2 0x8001
84#define CONFIG_SYS_DA850_PLL1_PLLDIV3 0x8002
85
86#define CONFIG_SYS_DA850_PLL0_PLLM 24
87#define CONFIG_SYS_DA850_PLL1_PLLM 21
88
89/*
90 * DDR2 memory configuration
91 */
92#define CONFIG_SYS_DA850_DDR2_DDRPHYCR (DV_DDR_PHY_PWRDNEN | \
93 DV_DDR_PHY_EXT_STRBEN | \
94 (0x4 << DV_DDR_PHY_RD_LATENCY_SHIFT))
95
96#define CONFIG_SYS_DA850_DDR2_SDBCR ( \
97 (1 << DV_DDR_SDCR_MSDRAMEN_SHIFT) | \
98 (1 << DV_DDR_SDCR_DDREN_SHIFT) | \
99 (1 << DV_DDR_SDCR_SDRAMEN_SHIFT) | \
100 (1 << DV_DDR_SDCR_BUS_WIDTH_SHIFT) | \
101 (0x3 << DV_DDR_SDCR_CL_SHIFT) | \
102 (0x2 << DV_DDR_SDCR_IBANK_SHIFT) | \
103 (0x2 << DV_DDR_SDCR_PAGESIZE_SHIFT))
104
105/* SDBCR2 is only used if IBANK_POS bit in SDBCR is set */
106#define CONFIG_SYS_DA850_DDR2_SDBCR2 0
107
108#define CONFIG_SYS_DA850_DDR2_SDTIMR ( \
109 (14 << DV_DDR_SDTMR1_RFC_SHIFT) | \
110 (2 << DV_DDR_SDTMR1_RP_SHIFT) | \
111 (2 << DV_DDR_SDTMR1_RCD_SHIFT) | \
112 (1 << DV_DDR_SDTMR1_WR_SHIFT) | \
113 (5 << DV_DDR_SDTMR1_RAS_SHIFT) | \
114 (8 << DV_DDR_SDTMR1_RC_SHIFT) | \
115 (1 << DV_DDR_SDTMR1_RRD_SHIFT) | \
116 (0 << DV_DDR_SDTMR1_WTR_SHIFT))
117
118#define CONFIG_SYS_DA850_DDR2_SDTIMR2 ( \
119 (7 << DV_DDR_SDTMR2_RASMAX_SHIFT) | \
120 (0 << DV_DDR_SDTMR2_XP_SHIFT) | \
121 (0 << DV_DDR_SDTMR2_ODT_SHIFT) | \
122 (17 << DV_DDR_SDTMR2_XSNR_SHIFT) | \
123 (199 << DV_DDR_SDTMR2_XSRD_SHIFT) | \
124 (0 << DV_DDR_SDTMR2_RTP_SHIFT) | \
125 (0 << DV_DDR_SDTMR2_CKE_SHIFT))
126
127#define CONFIG_SYS_DA850_DDR2_SDRCR 0x00000494
128#define CONFIG_SYS_DA850_DDR2_PBBPR 0x30
129
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +0530130/*
131 * Serial Driver info
132 */
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +0530133#define CONFIG_SYS_NS16550_SERIAL
134#define CONFIG_SYS_NS16550_REG_SIZE -4 /* NS16550 register size */
135#define CONFIG_SYS_NS16550_COM1 DAVINCI_UART2_BASE /* Base address of UART2 */
136#define CONFIG_SYS_NS16550_CLK clk_get(DAVINCI_UART2_CLKID)
137#define CONFIG_CONS_INDEX 1 /* use UART0 for console */
138#define CONFIG_BAUDRATE 115200 /* Default baud rate */
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +0530139
Stefano Babicd73a8a12010-11-11 15:38:02 +0100140#define CONFIG_SPI
Stefano Babicd73a8a12010-11-11 15:38:02 +0100141#define CONFIG_DAVINCI_SPI
142#define CONFIG_SYS_SPI_BASE DAVINCI_SPI1_BASE
143#define CONFIG_SYS_SPI_CLK clk_get(DAVINCI_SPI1_CLKID)
144#define CONFIG_SF_DEFAULT_SPEED 30000000
145#define CONFIG_ENV_SPI_MAX_HZ CONFIG_SF_DEFAULT_SPEED
146
Lad, Prabhakar42612102012-06-24 21:35:19 +0000147#ifdef CONFIG_USE_SPIFLASH
Lad, Prabhakar42612102012-06-24 21:35:19 +0000148#define CONFIG_SPL_SPI_LOAD
Lad, Prabhakar42612102012-06-24 21:35:19 +0000149#define CONFIG_SYS_SPI_U_BOOT_OFFS 0x8000
Peter Howard2a10f8b2014-12-17 12:14:36 +1100150#define CONFIG_SYS_SPI_U_BOOT_SIZE 0x40000
Lad, Prabhakar42612102012-06-24 21:35:19 +0000151#endif
152
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +0530153/*
154 * I2C Configuration
155 */
Vitaly Andrianove8459dc2014-04-04 13:16:52 -0400156#define CONFIG_SYS_I2C
157#define CONFIG_SYS_I2C_DAVINCI
158#define CONFIG_SYS_DAVINCI_I2C_SPEED 25000
159#define CONFIG_SYS_DAVINCI_I2C_SLAVE 10 /* Bogus, master-only in U-Boot */
Sudhakar Rajashekharad2607402010-11-18 09:59:37 -0500160#define CONFIG_SYS_I2C_EXPANDER_ADDR 0x20
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +0530161
162/*
Ben Gardiner6b2c6462010-10-14 17:26:25 -0400163 * Flash & Environment
164 */
165#ifdef CONFIG_USE_NAND
166#undef CONFIG_ENV_IS_IN_FLASH
167#define CONFIG_NAND_DAVINCI
168#define CONFIG_SYS_NO_FLASH
169#define CONFIG_ENV_IS_IN_NAND /* U-Boot env in NAND Flash */
170#define CONFIG_ENV_OFFSET 0x0 /* Block 0--not used by bootcode */
171#define CONFIG_ENV_SIZE (128 << 10)
172#define CONFIG_SYS_NAND_USE_FLASH_BBT
173#define CONFIG_SYS_NAND_4BIT_HW_ECC_OOBFIRST
174#define CONFIG_SYS_NAND_PAGE_2K
175#define CONFIG_SYS_NAND_CS 3
176#define CONFIG_SYS_NAND_BASE DAVINCI_ASYNC_EMIF_DATA_CE3_BASE
Eric Benard34fa0702013-04-22 05:55:00 +0000177#define CONFIG_SYS_NAND_MASK_CLE 0x10
178#define CONFIG_SYS_NAND_MASK_ALE 0x8
Ben Gardiner6b2c6462010-10-14 17:26:25 -0400179#undef CONFIG_SYS_NAND_HW_ECC
180#define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND devices */
Lad, Prabhakar122f9c92012-06-24 21:35:22 +0000181#define CONFIG_SYS_NAND_HW_ECC_OOBFIRST
182#define CONFIG_SYS_NAND_5_ADDR_CYCLE
183#define CONFIG_SYS_NAND_PAGE_SIZE (2 << 10)
184#define CONFIG_SYS_NAND_BLOCK_SIZE (128 << 10)
185#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x28000
186#define CONFIG_SYS_NAND_U_BOOT_SIZE 0x60000
187#define CONFIG_SYS_NAND_U_BOOT_DST 0xc1080000
188#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_NAND_U_BOOT_DST
189#define CONFIG_SYS_NAND_U_BOOT_RELOC_SP (CONFIG_SYS_NAND_U_BOOT_DST - \
190 CONFIG_SYS_NAND_U_BOOT_SIZE - \
191 CONFIG_SYS_MALLOC_LEN - \
192 GENERATED_GBL_DATA_SIZE)
193#define CONFIG_SYS_NAND_ECCPOS { \
194 24, 25, 26, 27, 28, \
195 29, 30, 31, 32, 33, 34, 35, 36, 37, 38, \
196 39, 40, 41, 42, 43, 44, 45, 46, 47, 48, \
197 49, 50, 51, 52, 53, 54, 55, 56, 57, 58, \
198 59, 60, 61, 62, 63 }
199#define CONFIG_SYS_NAND_PAGE_COUNT 64
200#define CONFIG_SYS_NAND_BAD_BLOCK_POS 0
201#define CONFIG_SYS_NAND_ECCSIZE 512
202#define CONFIG_SYS_NAND_ECCBYTES 10
203#define CONFIG_SYS_NAND_OOBSIZE 64
Scott Wood6f2f01b2012-09-20 19:09:07 -0500204#define CONFIG_SPL_NAND_BASE
205#define CONFIG_SPL_NAND_DRIVERS
206#define CONFIG_SPL_NAND_ECC
Lad, Prabhakar122f9c92012-06-24 21:35:22 +0000207#define CONFIG_SPL_NAND_SIMPLE
208#define CONFIG_SPL_NAND_LOAD
Ben Gardiner6b2c6462010-10-14 17:26:25 -0400209#endif
210
211/*
Ben Gardiner3d248d32010-10-14 17:26:29 -0400212 * Network & Ethernet Configuration
213 */
214#ifdef CONFIG_DRIVER_TI_EMAC
Ben Gardiner3d248d32010-10-14 17:26:29 -0400215#define CONFIG_MII
Ben Gardiner3d248d32010-10-14 17:26:29 -0400216#define CONFIG_BOOTP_DNS
217#define CONFIG_BOOTP_DNS2
218#define CONFIG_BOOTP_SEND_HOSTNAME
219#define CONFIG_NET_RETRY_COUNT 10
Ben Gardiner3d248d32010-10-14 17:26:29 -0400220#endif
221
Nagabhushana Netagunte1506b0a2011-09-03 22:18:32 -0400222#ifdef CONFIG_USE_NOR
223#define CONFIG_ENV_IS_IN_FLASH
224#define CONFIG_FLASH_CFI_DRIVER
225#define CONFIG_SYS_FLASH_CFI
226#define CONFIG_SYS_FLASH_PROTECTION
227#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of flash banks */
228#define CONFIG_SYS_FLASH_SECT_SZ (128 << 10) /* 128KB */
229#define CONFIG_ENV_OFFSET (CONFIG_SYS_FLASH_SECT_SZ * 3)
230#define CONFIG_ENV_SIZE (10 << 10) /* 10KB */
231#define CONFIG_SYS_FLASH_BASE DAVINCI_ASYNC_EMIF_DATA_CE2_BASE
232#define PHYS_FLASH_SIZE (8 << 20) /* Flash size 8MB */
233#define CONFIG_SYS_MAX_FLASH_SECT ((PHYS_FLASH_SIZE/CONFIG_SYS_FLASH_SECT_SZ)\
234 + 3)
235#define CONFIG_ENV_SECT_SIZE CONFIG_SYS_FLASH_SECT_SZ
236#endif
237
Stefano Babicd73a8a12010-11-11 15:38:02 +0100238#ifdef CONFIG_USE_SPIFLASH
239#undef CONFIG_ENV_IS_IN_FLASH
240#undef CONFIG_ENV_IS_IN_NAND
241#define CONFIG_ENV_IS_IN_SPI_FLASH
242#define CONFIG_ENV_SIZE (64 << 10)
Peter Howard2a10f8b2014-12-17 12:14:36 +1100243#define CONFIG_ENV_OFFSET (512 << 10)
Stefano Babicd73a8a12010-11-11 15:38:02 +0100244#define CONFIG_ENV_SECT_SIZE (64 << 10)
245#define CONFIG_SYS_NO_FLASH
246#endif
247
Ben Gardiner3d248d32010-10-14 17:26:29 -0400248/*
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +0530249 * U-Boot general configuration
250 */
Nagabhushana Netaguntecf2c24e2011-09-03 22:19:28 -0400251#define CONFIG_MISC_INIT_R
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +0530252#define CONFIG_BOOTFILE "uImage" /* Boot file name */
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +0530253#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
254#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
255#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
256#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Args Buffer Size */
257#define CONFIG_SYS_LOAD_ADDR (PHYS_SDRAM_1 + 0x700000)
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +0530258#define CONFIG_AUTO_COMPLETE
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +0530259#define CONFIG_CMDLINE_EDITING
260#define CONFIG_SYS_LONGHELP
261#define CONFIG_CRC32_VERIFY
262#define CONFIG_MX_CYCLIC
263
264/*
265 * Linux Information
266 */
Ben Gardiner59e0d612010-10-14 17:26:32 -0400267#define LINUX_BOOT_PARAM_ADDR (PHYS_SDRAM_1 + 0x100)
Nagabhushana Netaguntecf2c24e2011-09-03 22:19:28 -0400268#define CONFIG_HWCONFIG /* enable hwconfig */
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +0530269#define CONFIG_CMDLINE_TAG
Sekhar Nori4f6fc152010-11-19 11:39:48 -0500270#define CONFIG_REVISION_TAG
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +0530271#define CONFIG_SETUP_MEMORY_TAGS
272#define CONFIG_BOOTARGS \
273 "mem=32M console=ttyS2,115200n8 root=/dev/mtdblock2 rw noinitrd ip=dhcp"
Nagabhushana Netaguntecf2c24e2011-09-03 22:19:28 -0400274#define CONFIG_EXTRA_ENV_SETTINGS "hwconfig=dsp:wake=yes"
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +0530275
276/*
277 * U-Boot commands
278 */
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +0530279#define CONFIG_CMD_ENV
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +0530280#define CONFIG_CMD_DIAG
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +0530281#define CONFIG_CMD_SAVES
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +0530282
Hadli, Manjunath8f5d4682012-02-06 00:30:44 +0000283#ifdef CONFIG_CMD_BDI
284#define CONFIG_CLOCKS
285#endif
286
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +0530287#ifndef CONFIG_DRIVER_TI_EMAC
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +0530288#endif
289
Ben Gardiner6b2c6462010-10-14 17:26:25 -0400290#ifdef CONFIG_USE_NAND
Ben Gardiner6b2c6462010-10-14 17:26:25 -0400291#define CONFIG_CMD_NAND
Ben Gardiner771d0282010-10-14 17:26:27 -0400292
293#define CONFIG_CMD_MTDPARTS
294#define CONFIG_MTD_DEVICE
295#define CONFIG_MTD_PARTITIONS
296#define CONFIG_LZO
297#define CONFIG_RBTREE
Ben Gardiner771d0282010-10-14 17:26:27 -0400298#define CONFIG_CMD_UBIFS
Ben Gardiner6b2c6462010-10-14 17:26:25 -0400299#endif
300
Stefano Babicd73a8a12010-11-11 15:38:02 +0100301#ifdef CONFIG_USE_SPIFLASH
Stefano Babicd73a8a12010-11-11 15:38:02 +0100302#endif
303
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +0530304#if !defined(CONFIG_USE_NAND) && \
305 !defined(CONFIG_USE_NOR) && \
306 !defined(CONFIG_USE_SPIFLASH)
307#define CONFIG_ENV_IS_NOWHERE
308#define CONFIG_SYS_NO_FLASH
309#define CONFIG_ENV_SIZE (16 << 10)
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +0530310#undef CONFIG_CMD_ENV
311#endif
312
Lad, Prabhakarecc98ec2012-06-24 21:35:15 +0000313/* SD/MMC configuration */
Rajashekhara, Sudhakar4a5edda2012-06-24 21:35:17 +0000314#ifndef CONFIG_USE_NOR
Lad, Prabhakarecc98ec2012-06-24 21:35:15 +0000315#define CONFIG_GENERIC_MMC
Rajashekhara, Sudhakar4a5edda2012-06-24 21:35:17 +0000316#endif
Lad, Prabhakarecc98ec2012-06-24 21:35:15 +0000317
Lad, Prabhakar63777662012-06-24 21:35:23 +0000318#ifndef CONFIG_DIRECT_NOR_BOOT
Christian Riesch3d2c8e62011-12-09 09:47:37 +0000319/* defines for SPL */
Tom Rini3f7f2412012-08-14 12:27:13 -0700320#define CONFIG_SPL_FRAMEWORK
321#define CONFIG_SPL_BOARD_INIT
322#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_TEXT_BASE - \
323 CONFIG_SYS_MALLOC_LEN)
324#define CONFIG_SYS_SPL_MALLOC_SIZE CONFIG_SYS_MALLOC_LEN
Tom Rini3f7f2412012-08-14 12:27:13 -0700325#define CONFIG_SPL_SPI_LOAD
Sughosh Ganu6b873dc2012-02-02 00:44:41 +0000326#define CONFIG_SPL_LDSCRIPT "board/$(BOARDDIR)/u-boot-spl-da850evm.lds"
Christian Riesch3d2c8e62011-12-09 09:47:37 +0000327#define CONFIG_SPL_STACK 0x8001ff00
328#define CONFIG_SPL_TEXT_BASE 0x80000000
Albert ARIBAUDb7b5f1a2013-04-12 05:14:32 +0000329#define CONFIG_SPL_MAX_FOOTPRINT 32768
Christian Riesch532d5312014-05-07 10:16:28 +0200330#define CONFIG_SPL_PAD_TO 32768
Lad, Prabhakar63777662012-06-24 21:35:23 +0000331#endif
Lad, Prabhakar0d986e62012-06-24 21:35:20 +0000332
333/* Load U-Boot Image From MMC */
334#ifdef CONFIG_SPL_MMC_LOAD
Lad, Prabhakar0d986e62012-06-24 21:35:20 +0000335#undef CONFIG_SPL_SPI_LOAD
336#endif
337
Heiko Schocherab86f722010-09-17 13:10:42 +0200338/* additions for new relocation code, must added to all boards */
Heiko Schocherab86f722010-09-17 13:10:42 +0200339#define CONFIG_SYS_SDRAM_BASE 0xc0000000
Lad, Prabhakar63777662012-06-24 21:35:23 +0000340
341#ifdef CONFIG_DIRECT_NOR_BOOT
342#define CONFIG_SYS_INIT_SP_ADDR 0x8001ff00
343#else
Heiko Schocherab86f722010-09-17 13:10:42 +0200344#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + 0x1000 - /* Fix this */ \
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200345 GENERATED_GBL_DATA_SIZE)
Lad, Prabhakar63777662012-06-24 21:35:23 +0000346#endif /* CONFIG_DIRECT_NOR_BOOT */
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +0530347#endif /* __CONFIG_H */