blob: bf24d4036d2a0b809cc226b5491ce3b2df2f9b3e [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Mingkai Huf3a8e2b2015-10-26 19:47:52 +08002/*
3 * Copyright (C) 2015 Freescale Semiconductor
Mingkai Huf3a8e2b2015-10-26 19:47:52 +08004 */
5
6#ifndef __LS1043A_COMMON_H
7#define __LS1043A_COMMON_H
8
Sumit Garg4139b172017-03-30 09:52:38 +05309/* SPL build */
10#ifdef CONFIG_SPL_BUILD
11#define SPL_NO_FMAN
12#define SPL_NO_DSPI
13#define SPL_NO_PCIE
14#define SPL_NO_ENV
15#define SPL_NO_MISC
16#define SPL_NO_USB
17#define SPL_NO_SATA
18#define SPL_NO_QE
19#define SPL_NO_EEPROM
20#endif
21#if (defined(CONFIG_SPL_BUILD) && defined(CONFIG_NAND_BOOT))
22#define SPL_NO_MMC
23#endif
Yangbo Lu3c7d6472017-09-15 09:51:58 +080024#if (defined(CONFIG_SPL_BUILD) && defined(CONFIG_SD_BOOT_QSPI))
Sumit Garg4139b172017-03-30 09:52:38 +053025#define SPL_NO_IFC
26#endif
27
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080028#define CONFIG_REMAKE_ELF
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080029#define CONFIG_GICV2
30
Bharat Bhushan5344c7b2017-03-22 12:06:27 +053031#include <asm/arch/stream_id_lsch2.h>
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080032#include <asm/arch/config.h>
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080033
34/* Link Definitions */
Rajesh Bhagatf71b5f12018-11-05 18:02:44 +000035#ifdef CONFIG_TFABOOT
36#define CONFIG_SYS_INIT_SP_ADDR CONFIG_SYS_TEXT_BASE
37#else
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080038#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_FSL_OCRAM_BASE + 0xfff0)
Rajesh Bhagatf71b5f12018-11-05 18:02:44 +000039#endif
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080040
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080041#define CONFIG_SKIP_LOWLEVEL_INIT
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080042
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080043#define CONFIG_VERY_BIG_RAM
44#define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000
45#define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY 0
46#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Shaohui Xiee994ddd2015-11-23 15:23:48 +080047#define CONFIG_SYS_DDR_BLOCK2_BASE 0x880000000ULL
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080048
Hou Zhiqiang831c0682015-10-26 19:47:57 +080049#define CPU_RELEASE_ADDR secondary_boot_func
50
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080051/* Generic Timer Definitions */
52#define COUNTER_FREQUENCY 25000000 /* 25MHz */
53
54/* Size of malloc() pool */
55#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 1024 * 1024)
56
57/* Serial Port */
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080058#define CONFIG_SYS_NS16550_SERIAL
59#define CONFIG_SYS_NS16550_REG_SIZE 1
Hou Zhiqiang904110c2017-01-10 16:44:15 +080060#define CONFIG_SYS_NS16550_CLK (get_serial_clock())
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080061
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080062#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
63
Gong Qianyuc7ca8b02015-10-26 19:47:56 +080064/* SD boot SPL */
65#ifdef CONFIG_SD_BOOT
Gong Qianyuc7ca8b02015-10-26 19:47:56 +080066
Ruchika Gupta70f96612017-04-17 18:07:17 +053067#define CONFIG_SPL_MAX_SIZE 0x17000
Gong Qianyuc7ca8b02015-10-26 19:47:56 +080068#define CONFIG_SPL_STACK 0x1001e000
69#define CONFIG_SPL_PAD_TO 0x1d000
70
York Sun23af4842017-09-28 08:42:16 -070071#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SPL_BSS_START_ADDR + \
72 CONFIG_SPL_BSS_MAX_SIZE)
Gong Qianyuc7ca8b02015-10-26 19:47:56 +080073#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
York Sun23af4842017-09-28 08:42:16 -070074#define CONFIG_SPL_BSS_START_ADDR 0x8f000000
Gong Qianyuc7ca8b02015-10-26 19:47:56 +080075#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
Ruchika Gupta70f96612017-04-17 18:07:17 +053076
Udit Agarwal5536c3c2019-11-07 16:11:32 +000077#ifdef CONFIG_NXP_ESBC
Ruchika Gupta70f96612017-04-17 18:07:17 +053078#define CONFIG_U_BOOT_HDR_SIZE (16 << 10)
79/*
80 * HDR would be appended at end of image and copied to DDR along
81 * with U-Boot image. Here u-boot max. size is 512K. So if binary
82 * size increases then increase this size in case of secure boot as
83 * it uses raw u-boot image instead of fit image.
84 */
85#define CONFIG_SYS_MONITOR_LEN (0x100000 + CONFIG_U_BOOT_HDR_SIZE)
86#else
87#define CONFIG_SYS_MONITOR_LEN 0x100000
Udit Agarwal5536c3c2019-11-07 16:11:32 +000088#endif /* ifdef CONFIG_NXP_ESBC */
Gong Qianyuc7ca8b02015-10-26 19:47:56 +080089#endif
90
Gong Qianyu3ad44722015-10-26 19:47:53 +080091/* NAND SPL */
92#ifdef CONFIG_NAND_BOOT
93#define CONFIG_SPL_PBL_PAD
Gong Qianyu3ad44722015-10-26 19:47:53 +080094#define CONFIG_SPL_MAX_SIZE 0x1a000
95#define CONFIG_SPL_STACK 0x1001d000
96#define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE
97#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
98#define CONFIG_SYS_SPL_MALLOC_START 0x80200000
99#define CONFIG_SPL_BSS_START_ADDR 0x80100000
100#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
101#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
Ruchika Gupta762f92a2017-04-17 18:07:18 +0530102
Udit Agarwal5536c3c2019-11-07 16:11:32 +0000103#ifdef CONFIG_NXP_ESBC
Ruchika Gupta762f92a2017-04-17 18:07:18 +0530104#define CONFIG_U_BOOT_HDR_SIZE (16 << 10)
Udit Agarwal5536c3c2019-11-07 16:11:32 +0000105#endif /* ifdef CONFIG_NXP_ESBC */
Ruchika Gupta762f92a2017-04-17 18:07:18 +0530106
107#ifdef CONFIG_U_BOOT_HDR_SIZE
108/*
109 * HDR would be appended at end of image and copied to DDR along
110 * with U-Boot image. Here u-boot max. size is 512K. So if binary
111 * size increases then increase this size in case of secure boot as
112 * it uses raw u-boot image instead of fit image.
113 */
114#define CONFIG_SYS_MONITOR_LEN (0x100000 + CONFIG_U_BOOT_HDR_SIZE)
115#else
116#define CONFIG_SYS_MONITOR_LEN 0x100000
117#endif /* ifdef CONFIG_U_BOOT_HDR_SIZE */
118
Gong Qianyu3ad44722015-10-26 19:47:53 +0800119#endif
120
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800121/* IFC */
Sumit Garg4139b172017-03-30 09:52:38 +0530122#ifndef SPL_NO_IFC
Rajesh Bhagatf71b5f12018-11-05 18:02:44 +0000123#if defined(CONFIG_TFABOOT) || \
124 (!defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI))
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800125#define CONFIG_FSL_IFC
126/*
127 * CONFIG_SYS_FLASH_BASE has the final address (core view)
128 * CONFIG_SYS_FLASH_BASE_PHYS has the final address (IFC view)
129 * CONFIG_SYS_FLASH_BASE_PHYS_EARLY has the temporary IFC address
130 * CONFIG_SYS_TEXT_BASE is linked to 0x60000000 for booting
131 */
132#define CONFIG_SYS_FLASH_BASE 0x60000000
133#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
134#define CONFIG_SYS_FLASH_BASE_PHYS_EARLY 0x00000000
135
Masahiro Yamadae856bdc2017-02-11 22:43:54 +0900136#ifdef CONFIG_MTD_NOR_FLASH
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800137#define CONFIG_SYS_FLASH_QUIET_TEST
138#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
139#endif
Gong Qianyu166ef1e2016-01-25 15:16:06 +0800140#endif
Sumit Garg4139b172017-03-30 09:52:38 +0530141#endif
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800142
143/* I2C */
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800144#define CONFIG_SYS_I2C
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800145
146/* PCIe */
Sumit Garg4139b172017-03-30 09:52:38 +0530147#ifndef SPL_NO_PCIE
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800148#define CONFIG_PCIE1 /* PCIE controller 1 */
149#define CONFIG_PCIE2 /* PCIE controller 2 */
150#define CONFIG_PCIE3 /* PCIE controller 3 */
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800151
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800152#ifdef CONFIG_PCI
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800153#define CONFIG_PCI_SCAN_SHOW
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800154#endif
Sumit Garg4139b172017-03-30 09:52:38 +0530155#endif
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800156
157/* Command line configuration */
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800158
Yangbo Lu8ef0d5c2015-10-26 19:47:55 +0800159/* MMC */
Sumit Garg4139b172017-03-30 09:52:38 +0530160#ifndef SPL_NO_MMC
Yangbo Lu8ef0d5c2015-10-26 19:47:55 +0800161#ifdef CONFIG_MMC
Yangbo Lu8ef0d5c2015-10-26 19:47:55 +0800162#define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
Yangbo Lu8ef0d5c2015-10-26 19:47:55 +0800163#endif
Sumit Garg4139b172017-03-30 09:52:38 +0530164#endif
Yangbo Lu8ef0d5c2015-10-26 19:47:55 +0800165
Gong Qianyue0579a52016-01-25 15:16:05 +0800166/* DSPI */
Sumit Garg4139b172017-03-30 09:52:38 +0530167#ifndef SPL_NO_DSPI
Gong Qianyue0579a52016-01-25 15:16:05 +0800168#define CONFIG_FSL_DSPI
169#ifdef CONFIG_FSL_DSPI
Gong Qianyue0579a52016-01-25 15:16:05 +0800170#define CONFIG_DM_SPI_FLASH
171#define CONFIG_SPI_FLASH_STMICRO /* cs0 */
172#define CONFIG_SPI_FLASH_SST /* cs1 */
173#define CONFIG_SPI_FLASH_EON /* cs2 */
Gong Qianyu166ef1e2016-01-25 15:16:06 +0800174#endif
Sumit Garg4139b172017-03-30 09:52:38 +0530175#endif
Gong Qianyue0579a52016-01-25 15:16:05 +0800176
Shaohui Xiee8297342015-10-26 19:47:54 +0800177/* FMan ucode */
Sumit Garg4139b172017-03-30 09:52:38 +0530178#ifndef SPL_NO_FMAN
Shaohui Xiee8297342015-10-26 19:47:54 +0800179#define CONFIG_SYS_DPAA_FMAN
180#ifdef CONFIG_SYS_DPAA_FMAN
181#define CONFIG_SYS_FM_MURAM_SIZE 0x60000
182
Rajesh Bhagatf71b5f12018-11-05 18:02:44 +0000183#ifdef CONFIG_TFABOOT
184#define CONFIG_SYS_FMAN_FW_ADDR 0x900000
185#define CONFIG_SYS_QE_FW_ADDR 0x940000
186
Rajesh Bhagatf71b5f12018-11-05 18:02:44 +0000187
188#else
Qianyu Gongfd1b1472016-04-01 17:52:52 +0800189#ifdef CONFIG_NAND_BOOT
Alison Wanga9a5cef2017-05-16 10:45:58 +0800190/* Store Fman ucode at offeset 0x900000(72 blocks). */
Alison Wanga9a5cef2017-05-16 10:45:58 +0800191#define CONFIG_SYS_FMAN_FW_ADDR (72 * CONFIG_SYS_NAND_BLOCK_SIZE)
Qianyu Gong2a555832016-04-01 17:52:53 +0800192#elif defined(CONFIG_SD_BOOT)
193/*
194 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
195 * about 1MB (2040 blocks), Env is stored after the image, and the env size is
Alison Wanga9a5cef2017-05-16 10:45:58 +0800196 * 0x2000 (16 blocks), 8 + 2040 + 16 = 2064, enlarge it to 18432(0x4800).
Qianyu Gong2a555832016-04-01 17:52:53 +0800197 */
Alison Wanga9a5cef2017-05-16 10:45:58 +0800198#define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x4800)
Zhao Qianga8608062018-12-05 17:01:42 +0800199#define CONFIG_SYS_QE_FW_ADDR (512 * 0x4A00)
Qianyu Gong2a555832016-04-01 17:52:53 +0800200#elif defined(CONFIG_QSPI_BOOT)
Alison Wanga9a5cef2017-05-16 10:45:58 +0800201#define CONFIG_SYS_FMAN_FW_ADDR 0x40900000
Gong Qianyu166ef1e2016-01-25 15:16:06 +0800202#else
Shaohui Xiee8297342015-10-26 19:47:54 +0800203/* FMan fireware Pre-load address */
Alison Wanga9a5cef2017-05-16 10:45:58 +0800204#define CONFIG_SYS_FMAN_FW_ADDR 0x60900000
Zhao Qiang5aa03dd2017-05-25 09:47:40 +0800205#define CONFIG_SYS_QE_FW_ADDR 0x60940000
Gong Qianyu166ef1e2016-01-25 15:16:06 +0800206#endif
Rajesh Bhagatf71b5f12018-11-05 18:02:44 +0000207#endif
Shaohui Xiee8297342015-10-26 19:47:54 +0800208#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
209#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
210#endif
Sumit Garg4139b172017-03-30 09:52:38 +0530211#endif
Shaohui Xiee8297342015-10-26 19:47:54 +0800212
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800213/* Miscellaneous configurable options */
214#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_DDR_SDRAM_BASE + 0x10000000)
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800215
216#define CONFIG_HWCONFIG
217#define HWCONFIG_BUFFER_SIZE 128
218
Sumit Garg4139b172017-03-30 09:52:38 +0530219#ifndef SPL_NO_MISC
Shengzhou Liu5ba909f2017-06-08 15:59:48 +0800220#ifndef CONFIG_SPL_BUILD
221#define BOOT_TARGET_DEVICES(func) \
222 func(MMC, mmc, 0) \
Mian Yousaf Kaukab688cdf42019-01-29 16:38:40 +0100223 func(USB, usb, 0) \
224 func(DHCP, dhcp, na)
Shengzhou Liu5ba909f2017-06-08 15:59:48 +0800225#include <config_distro_bootcmd.h>
226#endif
227
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800228/* Initial environment variables */
229#define CONFIG_EXTRA_ENV_SETTINGS \
230 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800231 "fdt_high=0xffffffffffffffff\0" \
232 "initrd_high=0xffffffffffffffff\0" \
Shengzhou Liu5ba909f2017-06-08 15:59:48 +0800233 "fdt_addr=0x64f00000\0" \
Vinitha Pillai-B572239b457cc2017-11-22 10:38:35 +0530234 "kernel_addr=0x61000000\0" \
Shengzhou Liu5ba909f2017-06-08 15:59:48 +0800235 "scriptaddr=0x80000000\0" \
Sumit Garg76bbf1c2017-06-05 23:51:51 +0530236 "scripthdraddr=0x80080000\0" \
Shengzhou Liu5ba909f2017-06-08 15:59:48 +0800237 "fdtheader_addr_r=0x80100000\0" \
238 "kernelheader_addr_r=0x80200000\0" \
239 "kernel_addr_r=0x81000000\0" \
Wen Heeb967b92018-11-20 16:55:25 +0800240 "kernel_start=0x1000000\0" \
241 "kernelheader_start=0x800000\0" \
Shengzhou Liu5ba909f2017-06-08 15:59:48 +0800242 "fdt_addr_r=0x90000000\0" \
243 "load_addr=0xa0000000\0" \
Vinitha Pillai-B572239b457cc2017-11-22 10:38:35 +0530244 "kernelheader_addr=0x60800000\0" \
Qianyu Gongad6767b2016-03-15 16:35:57 +0800245 "kernel_size=0x2800000\0" \
Vinitha Pillai-B572239b457cc2017-11-22 10:38:35 +0530246 "kernelheader_size=0x40000\0" \
Shengzhou Liu1c8263d2017-11-09 17:57:55 +0800247 "kernel_addr_sd=0x8000\0" \
248 "kernel_size_sd=0x14000\0" \
Vinitha Pillai-B572239b457cc2017-11-22 10:38:35 +0530249 "kernelhdr_addr_sd=0x4000\0" \
250 "kernelhdr_size_sd=0x10\0" \
Shengzhou Liu5ba909f2017-06-08 15:59:48 +0800251 "console=ttyS0,115200\0" \
York Sun23af4842017-09-28 08:42:16 -0700252 "boot_os=y\0" \
Tom Rini43ede0b2017-10-22 17:55:07 -0400253 "mtdparts=" CONFIG_MTDPARTS_DEFAULT "\0" \
Shengzhou Liu5ba909f2017-06-08 15:59:48 +0800254 BOOTENV \
255 "boot_scripts=ls1043ardb_boot.scr\0" \
Sumit Garg76bbf1c2017-06-05 23:51:51 +0530256 "boot_script_hdr=hdr_ls1043ardb_bs.out\0" \
Shengzhou Liu5ba909f2017-06-08 15:59:48 +0800257 "scan_dev_for_boot_part=" \
258 "part list ${devtype} ${devnum} devplist; " \
259 "env exists devplist || setenv devplist 1; " \
260 "for distro_bootpart in ${devplist}; do " \
261 "if fstype ${devtype} " \
262 "${devnum}:${distro_bootpart} " \
263 "bootfstype; then " \
264 "run scan_dev_for_boot; " \
265 "fi; " \
266 "done\0" \
Sumit Garg76bbf1c2017-06-05 23:51:51 +0530267 "boot_a_script=" \
268 "load ${devtype} ${devnum}:${distro_bootpart} " \
269 "${scriptaddr} ${prefix}${script}; " \
270 "env exists secureboot && load ${devtype} " \
271 "${devnum}:${distro_bootpart} " \
Vinitha V Pillai78c58082019-04-23 05:52:17 +0000272 "${scripthdraddr} ${prefix}${boot_script_hdr}; " \
273 "env exists secureboot " \
Sumit Garg76bbf1c2017-06-05 23:51:51 +0530274 "&& esbc_validate ${scripthdraddr};" \
275 "source ${scriptaddr}\0" \
Shengzhou Liu5ba909f2017-06-08 15:59:48 +0800276 "qspi_bootcmd=echo Trying load from qspi..;" \
277 "sf probe && sf read $load_addr " \
Wen He283e4ab2019-11-14 15:08:15 +0800278 "$kernel_start $kernel_size; env exists secureboot " \
279 "&& sf read $kernelheader_addr_r $kernelheader_start " \
Vinitha Pillai-B572239b457cc2017-11-22 10:38:35 +0530280 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \
281 "bootm $load_addr#$board\0" \
Shengzhou Liu5ba909f2017-06-08 15:59:48 +0800282 "nor_bootcmd=echo Trying load from nor..;" \
283 "cp.b $kernel_addr $load_addr " \
Vinitha Pillai-B572239b457cc2017-11-22 10:38:35 +0530284 "$kernel_size; env exists secureboot " \
285 "&& cp.b $kernelheader_addr $kernelheader_addr_r " \
286 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \
287 "bootm $load_addr#$board\0" \
Wen Heeb967b92018-11-20 16:55:25 +0800288 "nand_bootcmd=echo Trying load from NAND..;" \
289 "nand info; nand read $load_addr " \
290 "$kernel_start $kernel_size; env exists secureboot " \
291 "&& nand read $kernelheader_addr_r $kernelheader_start " \
292 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \
293 "bootm $load_addr#$board\0" \
Shengzhou Liu1c8263d2017-11-09 17:57:55 +0800294 "sd_bootcmd=echo Trying load from SD ..;" \
295 "mmcinfo; mmc read $load_addr " \
296 "$kernel_addr_sd $kernel_size_sd && " \
Vinitha Pillai-B572239b457cc2017-11-22 10:38:35 +0530297 "env exists secureboot && mmc read $kernelheader_addr_r " \
298 "$kernelhdr_addr_sd $kernelhdr_size_sd " \
299 " && esbc_validate ${kernelheader_addr_r};" \
Shengzhou Liu1c8263d2017-11-09 17:57:55 +0800300 "bootm $load_addr#$board\0"
301
Shengzhou Liu5ba909f2017-06-08 15:59:48 +0800302
303#undef CONFIG_BOOTCOMMAND
Rajesh Bhagatf71b5f12018-11-05 18:02:44 +0000304#ifdef CONFIG_TFABOOT
305#define QSPI_NOR_BOOTCOMMAND "run distro_bootcmd; run qspi_bootcmd; " \
306 "env exists secureboot && esbc_halt;"
307#define SD_BOOTCOMMAND "run distro_bootcmd; run sd_bootcmd; " \
308 "env exists secureboot && esbc_halt;"
309#define IFC_NOR_BOOTCOMMAND "run distro_bootcmd; run nor_bootcmd; " \
310 "env exists secureboot && esbc_halt;"
Pankit Garg1f3d7392018-12-27 04:37:53 +0000311#define IFC_NAND_BOOTCOMMAND "run distro_bootcmd; run nand_bootcmd; " \
312 "env exists secureboot && esbc_halt;"
Rajesh Bhagatf71b5f12018-11-05 18:02:44 +0000313#else
Shengzhou Liu5ba909f2017-06-08 15:59:48 +0800314#if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
Vinitha Pillai-B572239b457cc2017-11-22 10:38:35 +0530315#define CONFIG_BOOTCOMMAND "run distro_bootcmd; run qspi_bootcmd; " \
316 "env exists secureboot && esbc_halt;"
Shengzhou Liu1c8263d2017-11-09 17:57:55 +0800317#elif defined(CONFIG_SD_BOOT)
Vinitha Pillai-B572239b457cc2017-11-22 10:38:35 +0530318#define CONFIG_BOOTCOMMAND "run distro_bootcmd; run sd_bootcmd; " \
319 "env exists secureboot && esbc_halt;"
Shengzhou Liu5ba909f2017-06-08 15:59:48 +0800320#else
Vinitha Pillai-B572239b457cc2017-11-22 10:38:35 +0530321#define CONFIG_BOOTCOMMAND "run distro_bootcmd; run nor_bootcmd; " \
322 "env exists secureboot && esbc_halt;"
Shengzhou Liu5ba909f2017-06-08 15:59:48 +0800323#endif
Sumit Garg4139b172017-03-30 09:52:38 +0530324#endif
Rajesh Bhagatf71b5f12018-11-05 18:02:44 +0000325#endif
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800326
327/* Monitor Command Prompt */
328#define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
Sumit Garg4139b172017-03-30 09:52:38 +0530329
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800330#define CONFIG_SYS_MAXARGS 64 /* max command args */
331
332#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
333
Simon Glass457e51c2017-05-17 08:23:10 -0600334#include <asm/arch/soc.h>
335
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800336#endif /* __LS1043A_COMMON_H */