Tom Rini | 83d290c | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
Mingkai Hu | f3a8e2b | 2015-10-26 19:47:52 +0800 | [diff] [blame] | 2 | /* |
| 3 | * Copyright (C) 2015 Freescale Semiconductor |
Mingkai Hu | f3a8e2b | 2015-10-26 19:47:52 +0800 | [diff] [blame] | 4 | */ |
| 5 | |
| 6 | #ifndef __LS1043A_COMMON_H |
| 7 | #define __LS1043A_COMMON_H |
| 8 | |
Sumit Garg | 4139b17 | 2017-03-30 09:52:38 +0530 | [diff] [blame] | 9 | /* SPL build */ |
| 10 | #ifdef CONFIG_SPL_BUILD |
| 11 | #define SPL_NO_FMAN |
| 12 | #define SPL_NO_DSPI |
| 13 | #define SPL_NO_PCIE |
| 14 | #define SPL_NO_ENV |
| 15 | #define SPL_NO_MISC |
| 16 | #define SPL_NO_USB |
| 17 | #define SPL_NO_SATA |
| 18 | #define SPL_NO_QE |
| 19 | #define SPL_NO_EEPROM |
| 20 | #endif |
| 21 | #if (defined(CONFIG_SPL_BUILD) && defined(CONFIG_NAND_BOOT)) |
| 22 | #define SPL_NO_MMC |
| 23 | #endif |
Yangbo Lu | 3c7d647 | 2017-09-15 09:51:58 +0800 | [diff] [blame] | 24 | #if (defined(CONFIG_SPL_BUILD) && defined(CONFIG_SD_BOOT_QSPI)) |
Sumit Garg | 4139b17 | 2017-03-30 09:52:38 +0530 | [diff] [blame] | 25 | #define SPL_NO_IFC |
| 26 | #endif |
| 27 | |
Mingkai Hu | f3a8e2b | 2015-10-26 19:47:52 +0800 | [diff] [blame] | 28 | #define CONFIG_REMAKE_ELF |
Mingkai Hu | f3a8e2b | 2015-10-26 19:47:52 +0800 | [diff] [blame] | 29 | #define CONFIG_GICV2 |
| 30 | |
Bharat Bhushan | 5344c7b | 2017-03-22 12:06:27 +0530 | [diff] [blame] | 31 | #include <asm/arch/stream_id_lsch2.h> |
Mingkai Hu | f3a8e2b | 2015-10-26 19:47:52 +0800 | [diff] [blame] | 32 | #include <asm/arch/config.h> |
Mingkai Hu | f3a8e2b | 2015-10-26 19:47:52 +0800 | [diff] [blame] | 33 | |
| 34 | /* Link Definitions */ |
Rajesh Bhagat | f71b5f1 | 2018-11-05 18:02:44 +0000 | [diff] [blame] | 35 | #ifdef CONFIG_TFABOOT |
| 36 | #define CONFIG_SYS_INIT_SP_ADDR CONFIG_SYS_TEXT_BASE |
| 37 | #else |
Mingkai Hu | f3a8e2b | 2015-10-26 19:47:52 +0800 | [diff] [blame] | 38 | #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_FSL_OCRAM_BASE + 0xfff0) |
Rajesh Bhagat | f71b5f1 | 2018-11-05 18:02:44 +0000 | [diff] [blame] | 39 | #endif |
Mingkai Hu | f3a8e2b | 2015-10-26 19:47:52 +0800 | [diff] [blame] | 40 | |
Mingkai Hu | f3a8e2b | 2015-10-26 19:47:52 +0800 | [diff] [blame] | 41 | #define CONFIG_SKIP_LOWLEVEL_INIT |
Mingkai Hu | f3a8e2b | 2015-10-26 19:47:52 +0800 | [diff] [blame] | 42 | |
Mingkai Hu | f3a8e2b | 2015-10-26 19:47:52 +0800 | [diff] [blame] | 43 | #define CONFIG_VERY_BIG_RAM |
| 44 | #define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000 |
| 45 | #define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY 0 |
| 46 | #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE |
Shaohui Xie | e994ddd | 2015-11-23 15:23:48 +0800 | [diff] [blame] | 47 | #define CONFIG_SYS_DDR_BLOCK2_BASE 0x880000000ULL |
Mingkai Hu | f3a8e2b | 2015-10-26 19:47:52 +0800 | [diff] [blame] | 48 | |
Hou Zhiqiang | 831c068 | 2015-10-26 19:47:57 +0800 | [diff] [blame] | 49 | #define CPU_RELEASE_ADDR secondary_boot_func |
| 50 | |
Mingkai Hu | f3a8e2b | 2015-10-26 19:47:52 +0800 | [diff] [blame] | 51 | /* Generic Timer Definitions */ |
| 52 | #define COUNTER_FREQUENCY 25000000 /* 25MHz */ |
| 53 | |
| 54 | /* Size of malloc() pool */ |
| 55 | #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 1024 * 1024) |
| 56 | |
| 57 | /* Serial Port */ |
Mingkai Hu | f3a8e2b | 2015-10-26 19:47:52 +0800 | [diff] [blame] | 58 | #define CONFIG_SYS_NS16550_SERIAL |
| 59 | #define CONFIG_SYS_NS16550_REG_SIZE 1 |
Hou Zhiqiang | 904110c | 2017-01-10 16:44:15 +0800 | [diff] [blame] | 60 | #define CONFIG_SYS_NS16550_CLK (get_serial_clock()) |
Mingkai Hu | f3a8e2b | 2015-10-26 19:47:52 +0800 | [diff] [blame] | 61 | |
Mingkai Hu | f3a8e2b | 2015-10-26 19:47:52 +0800 | [diff] [blame] | 62 | #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 } |
| 63 | |
Gong Qianyu | c7ca8b0 | 2015-10-26 19:47:56 +0800 | [diff] [blame] | 64 | /* SD boot SPL */ |
| 65 | #ifdef CONFIG_SD_BOOT |
Gong Qianyu | c7ca8b0 | 2015-10-26 19:47:56 +0800 | [diff] [blame] | 66 | |
Ruchika Gupta | 70f9661 | 2017-04-17 18:07:17 +0530 | [diff] [blame] | 67 | #define CONFIG_SPL_MAX_SIZE 0x17000 |
Gong Qianyu | c7ca8b0 | 2015-10-26 19:47:56 +0800 | [diff] [blame] | 68 | #define CONFIG_SPL_STACK 0x1001e000 |
| 69 | #define CONFIG_SPL_PAD_TO 0x1d000 |
| 70 | |
York Sun | 23af484 | 2017-09-28 08:42:16 -0700 | [diff] [blame] | 71 | #define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SPL_BSS_START_ADDR + \ |
| 72 | CONFIG_SPL_BSS_MAX_SIZE) |
Gong Qianyu | c7ca8b0 | 2015-10-26 19:47:56 +0800 | [diff] [blame] | 73 | #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000 |
York Sun | 23af484 | 2017-09-28 08:42:16 -0700 | [diff] [blame] | 74 | #define CONFIG_SPL_BSS_START_ADDR 0x8f000000 |
Gong Qianyu | c7ca8b0 | 2015-10-26 19:47:56 +0800 | [diff] [blame] | 75 | #define CONFIG_SPL_BSS_MAX_SIZE 0x80000 |
Ruchika Gupta | 70f9661 | 2017-04-17 18:07:17 +0530 | [diff] [blame] | 76 | |
Udit Agarwal | 5536c3c | 2019-11-07 16:11:32 +0000 | [diff] [blame] | 77 | #ifdef CONFIG_NXP_ESBC |
Ruchika Gupta | 70f9661 | 2017-04-17 18:07:17 +0530 | [diff] [blame] | 78 | #define CONFIG_U_BOOT_HDR_SIZE (16 << 10) |
| 79 | /* |
| 80 | * HDR would be appended at end of image and copied to DDR along |
| 81 | * with U-Boot image. Here u-boot max. size is 512K. So if binary |
| 82 | * size increases then increase this size in case of secure boot as |
| 83 | * it uses raw u-boot image instead of fit image. |
| 84 | */ |
| 85 | #define CONFIG_SYS_MONITOR_LEN (0x100000 + CONFIG_U_BOOT_HDR_SIZE) |
| 86 | #else |
| 87 | #define CONFIG_SYS_MONITOR_LEN 0x100000 |
Udit Agarwal | 5536c3c | 2019-11-07 16:11:32 +0000 | [diff] [blame] | 88 | #endif /* ifdef CONFIG_NXP_ESBC */ |
Gong Qianyu | c7ca8b0 | 2015-10-26 19:47:56 +0800 | [diff] [blame] | 89 | #endif |
| 90 | |
Gong Qianyu | 3ad4472 | 2015-10-26 19:47:53 +0800 | [diff] [blame] | 91 | /* NAND SPL */ |
| 92 | #ifdef CONFIG_NAND_BOOT |
| 93 | #define CONFIG_SPL_PBL_PAD |
Gong Qianyu | 3ad4472 | 2015-10-26 19:47:53 +0800 | [diff] [blame] | 94 | #define CONFIG_SPL_MAX_SIZE 0x1a000 |
| 95 | #define CONFIG_SPL_STACK 0x1001d000 |
| 96 | #define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE |
| 97 | #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE |
| 98 | #define CONFIG_SYS_SPL_MALLOC_START 0x80200000 |
| 99 | #define CONFIG_SPL_BSS_START_ADDR 0x80100000 |
| 100 | #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000 |
| 101 | #define CONFIG_SPL_BSS_MAX_SIZE 0x80000 |
Ruchika Gupta | 762f92a | 2017-04-17 18:07:18 +0530 | [diff] [blame] | 102 | |
Udit Agarwal | 5536c3c | 2019-11-07 16:11:32 +0000 | [diff] [blame] | 103 | #ifdef CONFIG_NXP_ESBC |
Ruchika Gupta | 762f92a | 2017-04-17 18:07:18 +0530 | [diff] [blame] | 104 | #define CONFIG_U_BOOT_HDR_SIZE (16 << 10) |
Udit Agarwal | 5536c3c | 2019-11-07 16:11:32 +0000 | [diff] [blame] | 105 | #endif /* ifdef CONFIG_NXP_ESBC */ |
Ruchika Gupta | 762f92a | 2017-04-17 18:07:18 +0530 | [diff] [blame] | 106 | |
| 107 | #ifdef CONFIG_U_BOOT_HDR_SIZE |
| 108 | /* |
| 109 | * HDR would be appended at end of image and copied to DDR along |
| 110 | * with U-Boot image. Here u-boot max. size is 512K. So if binary |
| 111 | * size increases then increase this size in case of secure boot as |
| 112 | * it uses raw u-boot image instead of fit image. |
| 113 | */ |
| 114 | #define CONFIG_SYS_MONITOR_LEN (0x100000 + CONFIG_U_BOOT_HDR_SIZE) |
| 115 | #else |
| 116 | #define CONFIG_SYS_MONITOR_LEN 0x100000 |
| 117 | #endif /* ifdef CONFIG_U_BOOT_HDR_SIZE */ |
| 118 | |
Gong Qianyu | 3ad4472 | 2015-10-26 19:47:53 +0800 | [diff] [blame] | 119 | #endif |
| 120 | |
Mingkai Hu | f3a8e2b | 2015-10-26 19:47:52 +0800 | [diff] [blame] | 121 | /* IFC */ |
Sumit Garg | 4139b17 | 2017-03-30 09:52:38 +0530 | [diff] [blame] | 122 | #ifndef SPL_NO_IFC |
Rajesh Bhagat | f71b5f1 | 2018-11-05 18:02:44 +0000 | [diff] [blame] | 123 | #if defined(CONFIG_TFABOOT) || \ |
| 124 | (!defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)) |
Mingkai Hu | f3a8e2b | 2015-10-26 19:47:52 +0800 | [diff] [blame] | 125 | #define CONFIG_FSL_IFC |
| 126 | /* |
| 127 | * CONFIG_SYS_FLASH_BASE has the final address (core view) |
| 128 | * CONFIG_SYS_FLASH_BASE_PHYS has the final address (IFC view) |
| 129 | * CONFIG_SYS_FLASH_BASE_PHYS_EARLY has the temporary IFC address |
| 130 | * CONFIG_SYS_TEXT_BASE is linked to 0x60000000 for booting |
| 131 | */ |
| 132 | #define CONFIG_SYS_FLASH_BASE 0x60000000 |
| 133 | #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE |
| 134 | #define CONFIG_SYS_FLASH_BASE_PHYS_EARLY 0x00000000 |
| 135 | |
Masahiro Yamada | e856bdc | 2017-02-11 22:43:54 +0900 | [diff] [blame] | 136 | #ifdef CONFIG_MTD_NOR_FLASH |
Mingkai Hu | f3a8e2b | 2015-10-26 19:47:52 +0800 | [diff] [blame] | 137 | #define CONFIG_SYS_FLASH_QUIET_TEST |
| 138 | #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ |
| 139 | #endif |
Gong Qianyu | 166ef1e | 2016-01-25 15:16:06 +0800 | [diff] [blame] | 140 | #endif |
Sumit Garg | 4139b17 | 2017-03-30 09:52:38 +0530 | [diff] [blame] | 141 | #endif |
Mingkai Hu | f3a8e2b | 2015-10-26 19:47:52 +0800 | [diff] [blame] | 142 | |
| 143 | /* I2C */ |
Mingkai Hu | f3a8e2b | 2015-10-26 19:47:52 +0800 | [diff] [blame] | 144 | #define CONFIG_SYS_I2C |
Mingkai Hu | f3a8e2b | 2015-10-26 19:47:52 +0800 | [diff] [blame] | 145 | |
| 146 | /* PCIe */ |
Sumit Garg | 4139b17 | 2017-03-30 09:52:38 +0530 | [diff] [blame] | 147 | #ifndef SPL_NO_PCIE |
Mingkai Hu | f3a8e2b | 2015-10-26 19:47:52 +0800 | [diff] [blame] | 148 | #define CONFIG_PCIE1 /* PCIE controller 1 */ |
| 149 | #define CONFIG_PCIE2 /* PCIE controller 2 */ |
| 150 | #define CONFIG_PCIE3 /* PCIE controller 3 */ |
Mingkai Hu | f3a8e2b | 2015-10-26 19:47:52 +0800 | [diff] [blame] | 151 | |
Mingkai Hu | f3a8e2b | 2015-10-26 19:47:52 +0800 | [diff] [blame] | 152 | #ifdef CONFIG_PCI |
Mingkai Hu | f3a8e2b | 2015-10-26 19:47:52 +0800 | [diff] [blame] | 153 | #define CONFIG_PCI_SCAN_SHOW |
Mingkai Hu | f3a8e2b | 2015-10-26 19:47:52 +0800 | [diff] [blame] | 154 | #endif |
Sumit Garg | 4139b17 | 2017-03-30 09:52:38 +0530 | [diff] [blame] | 155 | #endif |
Mingkai Hu | f3a8e2b | 2015-10-26 19:47:52 +0800 | [diff] [blame] | 156 | |
| 157 | /* Command line configuration */ |
Mingkai Hu | f3a8e2b | 2015-10-26 19:47:52 +0800 | [diff] [blame] | 158 | |
Yangbo Lu | 8ef0d5c | 2015-10-26 19:47:55 +0800 | [diff] [blame] | 159 | /* MMC */ |
Sumit Garg | 4139b17 | 2017-03-30 09:52:38 +0530 | [diff] [blame] | 160 | #ifndef SPL_NO_MMC |
Yangbo Lu | 8ef0d5c | 2015-10-26 19:47:55 +0800 | [diff] [blame] | 161 | #ifdef CONFIG_MMC |
Yangbo Lu | 8ef0d5c | 2015-10-26 19:47:55 +0800 | [diff] [blame] | 162 | #define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33 |
Yangbo Lu | 8ef0d5c | 2015-10-26 19:47:55 +0800 | [diff] [blame] | 163 | #endif |
Sumit Garg | 4139b17 | 2017-03-30 09:52:38 +0530 | [diff] [blame] | 164 | #endif |
Yangbo Lu | 8ef0d5c | 2015-10-26 19:47:55 +0800 | [diff] [blame] | 165 | |
Gong Qianyu | e0579a5 | 2016-01-25 15:16:05 +0800 | [diff] [blame] | 166 | /* DSPI */ |
Sumit Garg | 4139b17 | 2017-03-30 09:52:38 +0530 | [diff] [blame] | 167 | #ifndef SPL_NO_DSPI |
Gong Qianyu | e0579a5 | 2016-01-25 15:16:05 +0800 | [diff] [blame] | 168 | #define CONFIG_FSL_DSPI |
| 169 | #ifdef CONFIG_FSL_DSPI |
Gong Qianyu | e0579a5 | 2016-01-25 15:16:05 +0800 | [diff] [blame] | 170 | #define CONFIG_DM_SPI_FLASH |
| 171 | #define CONFIG_SPI_FLASH_STMICRO /* cs0 */ |
| 172 | #define CONFIG_SPI_FLASH_SST /* cs1 */ |
| 173 | #define CONFIG_SPI_FLASH_EON /* cs2 */ |
Gong Qianyu | 166ef1e | 2016-01-25 15:16:06 +0800 | [diff] [blame] | 174 | #endif |
Sumit Garg | 4139b17 | 2017-03-30 09:52:38 +0530 | [diff] [blame] | 175 | #endif |
Gong Qianyu | e0579a5 | 2016-01-25 15:16:05 +0800 | [diff] [blame] | 176 | |
Shaohui Xie | e829734 | 2015-10-26 19:47:54 +0800 | [diff] [blame] | 177 | /* FMan ucode */ |
Sumit Garg | 4139b17 | 2017-03-30 09:52:38 +0530 | [diff] [blame] | 178 | #ifndef SPL_NO_FMAN |
Shaohui Xie | e829734 | 2015-10-26 19:47:54 +0800 | [diff] [blame] | 179 | #define CONFIG_SYS_DPAA_FMAN |
| 180 | #ifdef CONFIG_SYS_DPAA_FMAN |
| 181 | #define CONFIG_SYS_FM_MURAM_SIZE 0x60000 |
| 182 | |
Rajesh Bhagat | f71b5f1 | 2018-11-05 18:02:44 +0000 | [diff] [blame] | 183 | #ifdef CONFIG_TFABOOT |
| 184 | #define CONFIG_SYS_FMAN_FW_ADDR 0x900000 |
| 185 | #define CONFIG_SYS_QE_FW_ADDR 0x940000 |
| 186 | |
Rajesh Bhagat | f71b5f1 | 2018-11-05 18:02:44 +0000 | [diff] [blame] | 187 | |
| 188 | #else |
Qianyu Gong | fd1b147 | 2016-04-01 17:52:52 +0800 | [diff] [blame] | 189 | #ifdef CONFIG_NAND_BOOT |
Alison Wang | a9a5cef | 2017-05-16 10:45:58 +0800 | [diff] [blame] | 190 | /* Store Fman ucode at offeset 0x900000(72 blocks). */ |
Alison Wang | a9a5cef | 2017-05-16 10:45:58 +0800 | [diff] [blame] | 191 | #define CONFIG_SYS_FMAN_FW_ADDR (72 * CONFIG_SYS_NAND_BLOCK_SIZE) |
Qianyu Gong | 2a55583 | 2016-04-01 17:52:53 +0800 | [diff] [blame] | 192 | #elif defined(CONFIG_SD_BOOT) |
| 193 | /* |
| 194 | * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is |
| 195 | * about 1MB (2040 blocks), Env is stored after the image, and the env size is |
Alison Wang | a9a5cef | 2017-05-16 10:45:58 +0800 | [diff] [blame] | 196 | * 0x2000 (16 blocks), 8 + 2040 + 16 = 2064, enlarge it to 18432(0x4800). |
Qianyu Gong | 2a55583 | 2016-04-01 17:52:53 +0800 | [diff] [blame] | 197 | */ |
Alison Wang | a9a5cef | 2017-05-16 10:45:58 +0800 | [diff] [blame] | 198 | #define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x4800) |
Zhao Qiang | a860806 | 2018-12-05 17:01:42 +0800 | [diff] [blame] | 199 | #define CONFIG_SYS_QE_FW_ADDR (512 * 0x4A00) |
Qianyu Gong | 2a55583 | 2016-04-01 17:52:53 +0800 | [diff] [blame] | 200 | #elif defined(CONFIG_QSPI_BOOT) |
Alison Wang | a9a5cef | 2017-05-16 10:45:58 +0800 | [diff] [blame] | 201 | #define CONFIG_SYS_FMAN_FW_ADDR 0x40900000 |
Gong Qianyu | 166ef1e | 2016-01-25 15:16:06 +0800 | [diff] [blame] | 202 | #else |
Shaohui Xie | e829734 | 2015-10-26 19:47:54 +0800 | [diff] [blame] | 203 | /* FMan fireware Pre-load address */ |
Alison Wang | a9a5cef | 2017-05-16 10:45:58 +0800 | [diff] [blame] | 204 | #define CONFIG_SYS_FMAN_FW_ADDR 0x60900000 |
Zhao Qiang | 5aa03dd | 2017-05-25 09:47:40 +0800 | [diff] [blame] | 205 | #define CONFIG_SYS_QE_FW_ADDR 0x60940000 |
Gong Qianyu | 166ef1e | 2016-01-25 15:16:06 +0800 | [diff] [blame] | 206 | #endif |
Rajesh Bhagat | f71b5f1 | 2018-11-05 18:02:44 +0000 | [diff] [blame] | 207 | #endif |
Shaohui Xie | e829734 | 2015-10-26 19:47:54 +0800 | [diff] [blame] | 208 | #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000 |
| 209 | #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH) |
| 210 | #endif |
Sumit Garg | 4139b17 | 2017-03-30 09:52:38 +0530 | [diff] [blame] | 211 | #endif |
Shaohui Xie | e829734 | 2015-10-26 19:47:54 +0800 | [diff] [blame] | 212 | |
Mingkai Hu | f3a8e2b | 2015-10-26 19:47:52 +0800 | [diff] [blame] | 213 | /* Miscellaneous configurable options */ |
| 214 | #define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_DDR_SDRAM_BASE + 0x10000000) |
Mingkai Hu | f3a8e2b | 2015-10-26 19:47:52 +0800 | [diff] [blame] | 215 | |
| 216 | #define CONFIG_HWCONFIG |
| 217 | #define HWCONFIG_BUFFER_SIZE 128 |
| 218 | |
Sumit Garg | 4139b17 | 2017-03-30 09:52:38 +0530 | [diff] [blame] | 219 | #ifndef SPL_NO_MISC |
Shengzhou Liu | 5ba909f | 2017-06-08 15:59:48 +0800 | [diff] [blame] | 220 | #ifndef CONFIG_SPL_BUILD |
| 221 | #define BOOT_TARGET_DEVICES(func) \ |
| 222 | func(MMC, mmc, 0) \ |
Mian Yousaf Kaukab | 688cdf4 | 2019-01-29 16:38:40 +0100 | [diff] [blame] | 223 | func(USB, usb, 0) \ |
| 224 | func(DHCP, dhcp, na) |
Shengzhou Liu | 5ba909f | 2017-06-08 15:59:48 +0800 | [diff] [blame] | 225 | #include <config_distro_bootcmd.h> |
| 226 | #endif |
| 227 | |
Mingkai Hu | f3a8e2b | 2015-10-26 19:47:52 +0800 | [diff] [blame] | 228 | /* Initial environment variables */ |
| 229 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
| 230 | "hwconfig=fsl_ddr:bank_intlv=auto\0" \ |
Mingkai Hu | f3a8e2b | 2015-10-26 19:47:52 +0800 | [diff] [blame] | 231 | "fdt_high=0xffffffffffffffff\0" \ |
| 232 | "initrd_high=0xffffffffffffffff\0" \ |
Shengzhou Liu | 5ba909f | 2017-06-08 15:59:48 +0800 | [diff] [blame] | 233 | "fdt_addr=0x64f00000\0" \ |
Vinitha Pillai-B57223 | 9b457cc | 2017-11-22 10:38:35 +0530 | [diff] [blame] | 234 | "kernel_addr=0x61000000\0" \ |
Shengzhou Liu | 5ba909f | 2017-06-08 15:59:48 +0800 | [diff] [blame] | 235 | "scriptaddr=0x80000000\0" \ |
Sumit Garg | 76bbf1c | 2017-06-05 23:51:51 +0530 | [diff] [blame] | 236 | "scripthdraddr=0x80080000\0" \ |
Shengzhou Liu | 5ba909f | 2017-06-08 15:59:48 +0800 | [diff] [blame] | 237 | "fdtheader_addr_r=0x80100000\0" \ |
| 238 | "kernelheader_addr_r=0x80200000\0" \ |
| 239 | "kernel_addr_r=0x81000000\0" \ |
Wen He | eb967b9 | 2018-11-20 16:55:25 +0800 | [diff] [blame] | 240 | "kernel_start=0x1000000\0" \ |
| 241 | "kernelheader_start=0x800000\0" \ |
Shengzhou Liu | 5ba909f | 2017-06-08 15:59:48 +0800 | [diff] [blame] | 242 | "fdt_addr_r=0x90000000\0" \ |
| 243 | "load_addr=0xa0000000\0" \ |
Vinitha Pillai-B57223 | 9b457cc | 2017-11-22 10:38:35 +0530 | [diff] [blame] | 244 | "kernelheader_addr=0x60800000\0" \ |
Qianyu Gong | ad6767b | 2016-03-15 16:35:57 +0800 | [diff] [blame] | 245 | "kernel_size=0x2800000\0" \ |
Vinitha Pillai-B57223 | 9b457cc | 2017-11-22 10:38:35 +0530 | [diff] [blame] | 246 | "kernelheader_size=0x40000\0" \ |
Shengzhou Liu | 1c8263d | 2017-11-09 17:57:55 +0800 | [diff] [blame] | 247 | "kernel_addr_sd=0x8000\0" \ |
| 248 | "kernel_size_sd=0x14000\0" \ |
Vinitha Pillai-B57223 | 9b457cc | 2017-11-22 10:38:35 +0530 | [diff] [blame] | 249 | "kernelhdr_addr_sd=0x4000\0" \ |
| 250 | "kernelhdr_size_sd=0x10\0" \ |
Shengzhou Liu | 5ba909f | 2017-06-08 15:59:48 +0800 | [diff] [blame] | 251 | "console=ttyS0,115200\0" \ |
York Sun | 23af484 | 2017-09-28 08:42:16 -0700 | [diff] [blame] | 252 | "boot_os=y\0" \ |
Tom Rini | 43ede0b | 2017-10-22 17:55:07 -0400 | [diff] [blame] | 253 | "mtdparts=" CONFIG_MTDPARTS_DEFAULT "\0" \ |
Shengzhou Liu | 5ba909f | 2017-06-08 15:59:48 +0800 | [diff] [blame] | 254 | BOOTENV \ |
| 255 | "boot_scripts=ls1043ardb_boot.scr\0" \ |
Sumit Garg | 76bbf1c | 2017-06-05 23:51:51 +0530 | [diff] [blame] | 256 | "boot_script_hdr=hdr_ls1043ardb_bs.out\0" \ |
Shengzhou Liu | 5ba909f | 2017-06-08 15:59:48 +0800 | [diff] [blame] | 257 | "scan_dev_for_boot_part=" \ |
| 258 | "part list ${devtype} ${devnum} devplist; " \ |
| 259 | "env exists devplist || setenv devplist 1; " \ |
| 260 | "for distro_bootpart in ${devplist}; do " \ |
| 261 | "if fstype ${devtype} " \ |
| 262 | "${devnum}:${distro_bootpart} " \ |
| 263 | "bootfstype; then " \ |
| 264 | "run scan_dev_for_boot; " \ |
| 265 | "fi; " \ |
| 266 | "done\0" \ |
Sumit Garg | 76bbf1c | 2017-06-05 23:51:51 +0530 | [diff] [blame] | 267 | "boot_a_script=" \ |
| 268 | "load ${devtype} ${devnum}:${distro_bootpart} " \ |
| 269 | "${scriptaddr} ${prefix}${script}; " \ |
| 270 | "env exists secureboot && load ${devtype} " \ |
| 271 | "${devnum}:${distro_bootpart} " \ |
Vinitha V Pillai | 78c5808 | 2019-04-23 05:52:17 +0000 | [diff] [blame] | 272 | "${scripthdraddr} ${prefix}${boot_script_hdr}; " \ |
| 273 | "env exists secureboot " \ |
Sumit Garg | 76bbf1c | 2017-06-05 23:51:51 +0530 | [diff] [blame] | 274 | "&& esbc_validate ${scripthdraddr};" \ |
| 275 | "source ${scriptaddr}\0" \ |
Shengzhou Liu | 5ba909f | 2017-06-08 15:59:48 +0800 | [diff] [blame] | 276 | "qspi_bootcmd=echo Trying load from qspi..;" \ |
| 277 | "sf probe && sf read $load_addr " \ |
Wen He | 283e4ab | 2019-11-14 15:08:15 +0800 | [diff] [blame] | 278 | "$kernel_start $kernel_size; env exists secureboot " \ |
| 279 | "&& sf read $kernelheader_addr_r $kernelheader_start " \ |
Vinitha Pillai-B57223 | 9b457cc | 2017-11-22 10:38:35 +0530 | [diff] [blame] | 280 | "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \ |
| 281 | "bootm $load_addr#$board\0" \ |
Shengzhou Liu | 5ba909f | 2017-06-08 15:59:48 +0800 | [diff] [blame] | 282 | "nor_bootcmd=echo Trying load from nor..;" \ |
| 283 | "cp.b $kernel_addr $load_addr " \ |
Vinitha Pillai-B57223 | 9b457cc | 2017-11-22 10:38:35 +0530 | [diff] [blame] | 284 | "$kernel_size; env exists secureboot " \ |
| 285 | "&& cp.b $kernelheader_addr $kernelheader_addr_r " \ |
| 286 | "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \ |
| 287 | "bootm $load_addr#$board\0" \ |
Wen He | eb967b9 | 2018-11-20 16:55:25 +0800 | [diff] [blame] | 288 | "nand_bootcmd=echo Trying load from NAND..;" \ |
| 289 | "nand info; nand read $load_addr " \ |
| 290 | "$kernel_start $kernel_size; env exists secureboot " \ |
| 291 | "&& nand read $kernelheader_addr_r $kernelheader_start " \ |
| 292 | "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \ |
| 293 | "bootm $load_addr#$board\0" \ |
Shengzhou Liu | 1c8263d | 2017-11-09 17:57:55 +0800 | [diff] [blame] | 294 | "sd_bootcmd=echo Trying load from SD ..;" \ |
| 295 | "mmcinfo; mmc read $load_addr " \ |
| 296 | "$kernel_addr_sd $kernel_size_sd && " \ |
Vinitha Pillai-B57223 | 9b457cc | 2017-11-22 10:38:35 +0530 | [diff] [blame] | 297 | "env exists secureboot && mmc read $kernelheader_addr_r " \ |
| 298 | "$kernelhdr_addr_sd $kernelhdr_size_sd " \ |
| 299 | " && esbc_validate ${kernelheader_addr_r};" \ |
Shengzhou Liu | 1c8263d | 2017-11-09 17:57:55 +0800 | [diff] [blame] | 300 | "bootm $load_addr#$board\0" |
| 301 | |
Shengzhou Liu | 5ba909f | 2017-06-08 15:59:48 +0800 | [diff] [blame] | 302 | |
| 303 | #undef CONFIG_BOOTCOMMAND |
Rajesh Bhagat | f71b5f1 | 2018-11-05 18:02:44 +0000 | [diff] [blame] | 304 | #ifdef CONFIG_TFABOOT |
| 305 | #define QSPI_NOR_BOOTCOMMAND "run distro_bootcmd; run qspi_bootcmd; " \ |
| 306 | "env exists secureboot && esbc_halt;" |
| 307 | #define SD_BOOTCOMMAND "run distro_bootcmd; run sd_bootcmd; " \ |
| 308 | "env exists secureboot && esbc_halt;" |
| 309 | #define IFC_NOR_BOOTCOMMAND "run distro_bootcmd; run nor_bootcmd; " \ |
| 310 | "env exists secureboot && esbc_halt;" |
Pankit Garg | 1f3d739 | 2018-12-27 04:37:53 +0000 | [diff] [blame] | 311 | #define IFC_NAND_BOOTCOMMAND "run distro_bootcmd; run nand_bootcmd; " \ |
| 312 | "env exists secureboot && esbc_halt;" |
Rajesh Bhagat | f71b5f1 | 2018-11-05 18:02:44 +0000 | [diff] [blame] | 313 | #else |
Shengzhou Liu | 5ba909f | 2017-06-08 15:59:48 +0800 | [diff] [blame] | 314 | #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI) |
Vinitha Pillai-B57223 | 9b457cc | 2017-11-22 10:38:35 +0530 | [diff] [blame] | 315 | #define CONFIG_BOOTCOMMAND "run distro_bootcmd; run qspi_bootcmd; " \ |
| 316 | "env exists secureboot && esbc_halt;" |
Shengzhou Liu | 1c8263d | 2017-11-09 17:57:55 +0800 | [diff] [blame] | 317 | #elif defined(CONFIG_SD_BOOT) |
Vinitha Pillai-B57223 | 9b457cc | 2017-11-22 10:38:35 +0530 | [diff] [blame] | 318 | #define CONFIG_BOOTCOMMAND "run distro_bootcmd; run sd_bootcmd; " \ |
| 319 | "env exists secureboot && esbc_halt;" |
Shengzhou Liu | 5ba909f | 2017-06-08 15:59:48 +0800 | [diff] [blame] | 320 | #else |
Vinitha Pillai-B57223 | 9b457cc | 2017-11-22 10:38:35 +0530 | [diff] [blame] | 321 | #define CONFIG_BOOTCOMMAND "run distro_bootcmd; run nor_bootcmd; " \ |
| 322 | "env exists secureboot && esbc_halt;" |
Shengzhou Liu | 5ba909f | 2017-06-08 15:59:48 +0800 | [diff] [blame] | 323 | #endif |
Sumit Garg | 4139b17 | 2017-03-30 09:52:38 +0530 | [diff] [blame] | 324 | #endif |
Rajesh Bhagat | f71b5f1 | 2018-11-05 18:02:44 +0000 | [diff] [blame] | 325 | #endif |
Mingkai Hu | f3a8e2b | 2015-10-26 19:47:52 +0800 | [diff] [blame] | 326 | |
| 327 | /* Monitor Command Prompt */ |
| 328 | #define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */ |
Sumit Garg | 4139b17 | 2017-03-30 09:52:38 +0530 | [diff] [blame] | 329 | |
Mingkai Hu | f3a8e2b | 2015-10-26 19:47:52 +0800 | [diff] [blame] | 330 | #define CONFIG_SYS_MAXARGS 64 /* max command args */ |
| 331 | |
| 332 | #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ |
| 333 | |
Simon Glass | 457e51c | 2017-05-17 08:23:10 -0600 | [diff] [blame] | 334 | #include <asm/arch/soc.h> |
| 335 | |
Mingkai Hu | f3a8e2b | 2015-10-26 19:47:52 +0800 | [diff] [blame] | 336 | #endif /* __LS1043A_COMMON_H */ |