Tom Rini | 83d290c | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
Mingkai Hu | dd02936 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 2 | /* |
| 3 | * Copyright 2016 Freescale Semiconductor |
Pankit Garg | 4514cce | 2019-05-30 12:04:14 +0000 | [diff] [blame] | 4 | * Copyright 2019 NXP |
Mingkai Hu | dd02936 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 5 | */ |
| 6 | |
| 7 | #ifndef __LS1046ARDB_H__ |
| 8 | #define __LS1046ARDB_H__ |
| 9 | |
| 10 | #include "ls1046a_common.h" |
| 11 | |
Mingkai Hu | dd02936 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 12 | #define CONFIG_SYS_CLK_FREQ 100000000 |
| 13 | #define CONFIG_DDR_CLK_FREQ 100000000 |
| 14 | |
| 15 | #define CONFIG_LAYERSCAPE_NS_ACCESS |
Mingkai Hu | dd02936 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 16 | |
| 17 | #define CONFIG_DIMM_SLOTS_PER_CTLR 1 |
| 18 | /* Physical Memory Map */ |
| 19 | #define CONFIG_CHIP_SELECTS_PER_CTRL 4 |
Mingkai Hu | dd02936 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 20 | |
| 21 | #define CONFIG_DDR_SPD |
| 22 | #define SPD_EEPROM_ADDRESS 0x51 |
| 23 | #define CONFIG_SYS_SPD_BUS_NUM 0 |
| 24 | |
| 25 | #define CONFIG_DDR_ECC |
| 26 | #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER |
| 27 | #define CONFIG_MEM_INIT_VALUE 0xdeadbeef |
Mingkai Hu | dd02936 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 28 | |
Mingkai Hu | dd02936 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 29 | #ifdef CONFIG_SD_BOOT |
York Sun | 038b965 | 2018-06-26 14:48:29 -0700 | [diff] [blame] | 30 | #define CONFIG_SYS_FSL_PBL_PBI board/freescale/ls1046ardb/ls1046ardb_pbi.cfg |
Mingkai Hu | dd02936 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 31 | #ifdef CONFIG_EMMC_BOOT |
| 32 | #define CONFIG_SYS_FSL_PBL_RCW \ |
| 33 | board/freescale/ls1046ardb/ls1046ardb_rcw_emmc.cfg |
| 34 | #else |
| 35 | #define CONFIG_SYS_FSL_PBL_RCW board/freescale/ls1046ardb/ls1046ardb_rcw_sd.cfg |
| 36 | #endif |
York Sun | 038b965 | 2018-06-26 14:48:29 -0700 | [diff] [blame] | 37 | #elif defined(CONFIG_QSPI_BOOT) |
| 38 | #define CONFIG_SYS_FSL_PBL_RCW \ |
| 39 | board/freescale/ls1046ardb/ls1046ardb_rcw_qspi.cfg |
| 40 | #define CONFIG_SYS_FSL_PBL_PBI \ |
| 41 | board/freescale/ls1046ardb/ls1046ardb_qspi_pbi.cfg |
| 42 | #define CONFIG_SYS_UBOOT_BASE 0x40100000 |
| 43 | #define CONFIG_SYS_SPL_ARGS_ADDR 0x90000000 |
Mingkai Hu | dd02936 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 44 | #endif |
| 45 | |
Sumit Garg | a52ff33 | 2017-03-30 09:53:13 +0530 | [diff] [blame] | 46 | #ifndef SPL_NO_IFC |
Mingkai Hu | dd02936 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 47 | /* IFC */ |
| 48 | #define CONFIG_FSL_IFC |
Mingkai Hu | dd02936 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 49 | /* |
| 50 | * NAND Flash Definitions |
| 51 | */ |
| 52 | #define CONFIG_NAND_FSL_IFC |
Sumit Garg | a52ff33 | 2017-03-30 09:53:13 +0530 | [diff] [blame] | 53 | #endif |
Mingkai Hu | dd02936 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 54 | |
| 55 | #define CONFIG_SYS_NAND_BASE 0x7e800000 |
| 56 | #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE |
| 57 | |
| 58 | #define CONFIG_SYS_NAND_CSPR_EXT (0x0) |
| 59 | #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \ |
| 60 | | CSPR_PORT_SIZE_8 \ |
| 61 | | CSPR_MSEL_NAND \ |
| 62 | | CSPR_V) |
| 63 | #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64 * 1024) |
| 64 | #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \ |
| 65 | | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \ |
| 66 | | CSOR_NAND_ECC_MODE_8 /* 8-bit ECC */ \ |
| 67 | | CSOR_NAND_RAL_3 /* RAL = 3 Bytes */ \ |
| 68 | | CSOR_NAND_PGS_4K /* Page Size = 4K */ \ |
| 69 | | CSOR_NAND_SPRZ_224 /* Spare size = 224 */ \ |
| 70 | | CSOR_NAND_PB(64)) /* 64 Pages Per Block */ |
| 71 | |
| 72 | #define CONFIG_SYS_NAND_ONFI_DETECTION |
| 73 | |
| 74 | #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x7) | \ |
| 75 | FTIM0_NAND_TWP(0x18) | \ |
| 76 | FTIM0_NAND_TWCHT(0x7) | \ |
| 77 | FTIM0_NAND_TWH(0xa)) |
| 78 | #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \ |
| 79 | FTIM1_NAND_TWBE(0x39) | \ |
| 80 | FTIM1_NAND_TRR(0xe) | \ |
| 81 | FTIM1_NAND_TRP(0x18)) |
| 82 | #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0xf) | \ |
| 83 | FTIM2_NAND_TREH(0xa) | \ |
| 84 | FTIM2_NAND_TWHRE(0x1e)) |
| 85 | #define CONFIG_SYS_NAND_FTIM3 0x0 |
| 86 | |
| 87 | #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE } |
| 88 | #define CONFIG_SYS_MAX_NAND_DEVICE 1 |
| 89 | #define CONFIG_MTD_NAND_VERIFY_WRITE |
Mingkai Hu | dd02936 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 90 | |
| 91 | #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024) |
| 92 | |
| 93 | /* |
| 94 | * CPLD |
| 95 | */ |
| 96 | #define CONFIG_SYS_CPLD_BASE 0x7fb00000 |
| 97 | #define CPLD_BASE_PHYS CONFIG_SYS_CPLD_BASE |
| 98 | |
| 99 | #define CONFIG_SYS_CPLD_CSPR_EXT (0x0) |
| 100 | #define CONFIG_SYS_CPLD_CSPR (CSPR_PHYS_ADDR(CPLD_BASE_PHYS) | \ |
| 101 | CSPR_PORT_SIZE_8 | \ |
| 102 | CSPR_MSEL_GPCM | \ |
| 103 | CSPR_V) |
| 104 | #define CONFIG_SYS_CPLD_AMASK IFC_AMASK(64 * 1024) |
| 105 | #define CONFIG_SYS_CPLD_CSOR CSOR_NOR_ADM_SHIFT(16) |
| 106 | |
| 107 | /* CPLD Timing parameters for IFC GPCM */ |
| 108 | #define CONFIG_SYS_CPLD_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \ |
| 109 | FTIM0_GPCM_TEADC(0x0e) | \ |
| 110 | FTIM0_GPCM_TEAHC(0x0e)) |
| 111 | #define CONFIG_SYS_CPLD_FTIM1 (FTIM1_GPCM_TACO(0xff) | \ |
| 112 | FTIM1_GPCM_TRAD(0x3f)) |
| 113 | #define CONFIG_SYS_CPLD_FTIM2 (FTIM2_GPCM_TCS(0xf) | \ |
| 114 | FTIM2_GPCM_TCH(0xf) | \ |
| 115 | FTIM2_GPCM_TWP(0x3E)) |
| 116 | #define CONFIG_SYS_CPLD_FTIM3 0x0 |
| 117 | |
| 118 | /* IFC Timing Params */ |
| 119 | #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT |
| 120 | #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR |
| 121 | #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK |
| 122 | #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR |
| 123 | #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0 |
| 124 | #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1 |
| 125 | #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2 |
| 126 | #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3 |
| 127 | |
| 128 | #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_CPLD_CSPR_EXT |
| 129 | #define CONFIG_SYS_CSPR2 CONFIG_SYS_CPLD_CSPR |
| 130 | #define CONFIG_SYS_AMASK2 CONFIG_SYS_CPLD_AMASK |
| 131 | #define CONFIG_SYS_CSOR2 CONFIG_SYS_CPLD_CSOR |
| 132 | #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_CPLD_FTIM0 |
| 133 | #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_CPLD_FTIM1 |
| 134 | #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_CPLD_FTIM2 |
| 135 | #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_CPLD_FTIM3 |
| 136 | |
| 137 | /* EEPROM */ |
| 138 | #define CONFIG_ID_EEPROM |
| 139 | #define CONFIG_SYS_I2C_EEPROM_NXID |
| 140 | #define CONFIG_SYS_EEPROM_BUS_NUM 0 |
| 141 | #define CONFIG_SYS_I2C_EEPROM_ADDR 0x53 |
| 142 | #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 |
| 143 | #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3 |
| 144 | #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5 |
| 145 | #define I2C_RETIMER_ADDR 0x18 |
| 146 | |
Hou Zhiqiang | dccef2e | 2016-12-09 16:09:01 +0800 | [diff] [blame] | 147 | /* PMIC */ |
| 148 | #define CONFIG_POWER |
| 149 | #ifdef CONFIG_POWER |
| 150 | #define CONFIG_POWER_I2C |
| 151 | #endif |
| 152 | |
Mingkai Hu | dd02936 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 153 | /* |
| 154 | * Environment |
| 155 | */ |
Sumit Garg | a52ff33 | 2017-03-30 09:53:13 +0530 | [diff] [blame] | 156 | #ifndef SPL_NO_ENV |
Mingkai Hu | dd02936 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 157 | #define CONFIG_ENV_OVERWRITE |
Sumit Garg | a52ff33 | 2017-03-30 09:53:13 +0530 | [diff] [blame] | 158 | #endif |
Mingkai Hu | dd02936 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 159 | |
Rajesh Bhagat | 8e156bb | 2018-11-05 18:02:36 +0000 | [diff] [blame] | 160 | #ifdef CONFIG_TFABOOT |
| 161 | #define CONFIG_SYS_MMC_ENV_DEV 0 |
| 162 | |
Pankit Garg | 4514cce | 2019-05-30 12:04:14 +0000 | [diff] [blame] | 163 | #define CONFIG_SYS_FSL_QSPI_BASE 0x40000000 |
Rajesh Bhagat | 8e156bb | 2018-11-05 18:02:36 +0000 | [diff] [blame] | 164 | #else |
Mingkai Hu | dd02936 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 165 | #if defined(CONFIG_SD_BOOT) |
Mingkai Hu | dd02936 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 166 | #define CONFIG_SYS_MMC_ENV_DEV 0 |
Mingkai Hu | dd02936 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 167 | #endif |
Rajesh Bhagat | 8e156bb | 2018-11-05 18:02:36 +0000 | [diff] [blame] | 168 | #endif |
Mingkai Hu | dd02936 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 169 | |
York Sun | 99b47c2 | 2017-04-25 08:39:51 -0700 | [diff] [blame] | 170 | #define AQR105_IRQ_MASK 0x80000000 |
Mingkai Hu | dd02936 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 171 | /* FMan */ |
Sumit Garg | a52ff33 | 2017-03-30 09:53:13 +0530 | [diff] [blame] | 172 | #ifndef SPL_NO_FMAN |
York Sun | 99b47c2 | 2017-04-25 08:39:51 -0700 | [diff] [blame] | 173 | |
| 174 | #ifdef CONFIG_NET |
York Sun | 99b47c2 | 2017-04-25 08:39:51 -0700 | [diff] [blame] | 175 | #define CONFIG_PHY_REALTEK |
| 176 | #endif |
| 177 | |
Mingkai Hu | dd02936 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 178 | #ifdef CONFIG_SYS_DPAA_FMAN |
Mingkai Hu | dd02936 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 179 | #define RGMII_PHY1_ADDR 0x1 |
| 180 | #define RGMII_PHY2_ADDR 0x2 |
| 181 | |
| 182 | #define SGMII_PHY1_ADDR 0x3 |
| 183 | #define SGMII_PHY2_ADDR 0x4 |
| 184 | |
| 185 | #define FM1_10GEC1_PHY_ADDR 0x0 |
| 186 | |
Prabhakar Kushwaha | 4ace304 | 2017-11-23 16:51:48 +0530 | [diff] [blame] | 187 | #define FDT_SEQ_MACADDR_FROM_ENV |
| 188 | |
Mingkai Hu | dd02936 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 189 | #define CONFIG_ETHPRIME "FM1@DTSEC3" |
| 190 | #endif |
York Sun | 99b47c2 | 2017-04-25 08:39:51 -0700 | [diff] [blame] | 191 | |
Sumit Garg | a52ff33 | 2017-03-30 09:53:13 +0530 | [diff] [blame] | 192 | #endif |
Mingkai Hu | dd02936 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 193 | |
| 194 | /* QSPI device */ |
Sumit Garg | a52ff33 | 2017-03-30 09:53:13 +0530 | [diff] [blame] | 195 | #ifndef SPL_NO_QSPI |
Mingkai Hu | dd02936 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 196 | #ifdef CONFIG_FSL_QSPI |
| 197 | #define CONFIG_SPI_FLASH_SPANSION |
| 198 | #define FSL_QSPI_FLASH_SIZE (1 << 26) |
| 199 | #define FSL_QSPI_FLASH_NUM 2 |
Mingkai Hu | dd02936 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 200 | #endif |
Sumit Garg | a52ff33 | 2017-03-30 09:53:13 +0530 | [diff] [blame] | 201 | #endif |
Mingkai Hu | dd02936 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 202 | |
Sumit Garg | a52ff33 | 2017-03-30 09:53:13 +0530 | [diff] [blame] | 203 | #ifndef SPL_NO_MISC |
Qianyu Gong | 8de227e | 2017-06-15 11:10:09 +0800 | [diff] [blame] | 204 | #undef CONFIG_BOOTCOMMAND |
Rajesh Bhagat | 8e156bb | 2018-11-05 18:02:36 +0000 | [diff] [blame] | 205 | #ifdef CONFIG_TFABOOT |
| 206 | #define QSPI_NOR_BOOTCOMMAND "run distro_bootcmd; run qspi_bootcmd; " \ |
| 207 | "env exists secureboot && esbc_halt;;" |
| 208 | #define SD_BOOTCOMMAND "run distro_bootcmd;run sd_bootcmd; " \ |
| 209 | "env exists secureboot && esbc_halt;" |
| 210 | #else |
Shengzhou Liu | aab2ef9 | 2017-11-09 17:57:56 +0800 | [diff] [blame] | 211 | #if defined(CONFIG_QSPI_BOOT) |
Vinitha Pillai-B57223 | 9b457cc | 2017-11-22 10:38:35 +0530 | [diff] [blame] | 212 | #define CONFIG_BOOTCOMMAND "run distro_bootcmd; run qspi_bootcmd; " \ |
| 213 | "env exists secureboot && esbc_halt;;" |
Shengzhou Liu | aab2ef9 | 2017-11-09 17:57:56 +0800 | [diff] [blame] | 214 | #elif defined(CONFIG_SD_BOOT) |
Vinitha Pillai-B57223 | 9b457cc | 2017-11-22 10:38:35 +0530 | [diff] [blame] | 215 | #define CONFIG_BOOTCOMMAND "run distro_bootcmd;run sd_bootcmd; " \ |
| 216 | "env exists secureboot && esbc_halt;" |
Shengzhou Liu | aab2ef9 | 2017-11-09 17:57:56 +0800 | [diff] [blame] | 217 | #endif |
Sumit Garg | a52ff33 | 2017-03-30 09:53:13 +0530 | [diff] [blame] | 218 | #endif |
Rajesh Bhagat | 8e156bb | 2018-11-05 18:02:36 +0000 | [diff] [blame] | 219 | #endif |
Mingkai Hu | dd02936 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 220 | |
Vinitha Pillai-B57223 | f7244f2 | 2017-03-23 13:48:18 +0530 | [diff] [blame] | 221 | #include <asm/fsl_secure_boot.h> |
| 222 | |
Mingkai Hu | dd02936 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 223 | #endif /* __LS1046ARDB_H__ */ |