blob: 8d7250a5ba3fb6627fb7ee9178f1c53fcb84e910 [file] [log] [blame]
TsiChungLiewa1436a82007-08-16 13:20:50 -05001/*
2 * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
3 * Hayden Fraser (Hayden.Fraser@freescale.com)
4 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +02005 * SPDX-License-Identifier: GPL-2.0+
TsiChungLiewa1436a82007-08-16 13:20:50 -05006 */
7
8#ifndef _M5253EVBE_H
9#define _M5253EVBE_H
10
TsiChungLiewa1436a82007-08-16 13:20:50 -050011#define CONFIG_MCFTMR
12
13#define CONFIG_MCFUART
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020014#define CONFIG_SYS_UART_PORT (0)
TsiChungLiewa1436a82007-08-16 13:20:50 -050015
16#undef CONFIG_WATCHDOG /* disable watchdog */
17
TsiChungLiewa1436a82007-08-16 13:20:50 -050018
19/* Configuration for environment
20 * Environment is embedded in u-boot in the second sector of the flash
21 */
22#ifndef CONFIG_MONITOR_IS_IN_RAM
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +020023#define CONFIG_ENV_OFFSET 0x4000
24#define CONFIG_ENV_SECT_SIZE 0x2000
TsiChungLiewa1436a82007-08-16 13:20:50 -050025#else
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +020026#define CONFIG_ENV_ADDR 0xffe04000
27#define CONFIG_ENV_SECT_SIZE 0x2000
TsiChungLiewa1436a82007-08-16 13:20:50 -050028#endif
29
angelo@sysam.it5296cb12015-03-29 22:54:16 +020030#define LDS_BOARD_TEXT \
31 . = DEFINED(env_offset) ? env_offset : .; \
Simon Glass0649cd02017-08-03 12:21:49 -060032 env/embedded.o(.text)
angelo@sysam.it5296cb12015-03-29 22:54:16 +020033
TsiChungLiewa1436a82007-08-16 13:20:50 -050034/*
35 * BOOTP options
36 */
37#undef CONFIG_BOOTP_BOOTFILESIZE
38#undef CONFIG_BOOTP_BOOTPATH
39#undef CONFIG_BOOTP_GATEWAY
40#undef CONFIG_BOOTP_HOSTNAME
41
42/*
43 * Command line configuration.
44 */
TsiChungLiewa1436a82007-08-16 13:20:50 -050045
46/* ATA */
TsiChungLiewa1436a82007-08-16 13:20:50 -050047#define CONFIG_IDE_RESET 1
48#define CONFIG_IDE_PREINIT 1
49#define CONFIG_ATAPI
50#undef CONFIG_LBA48
51
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020052#define CONFIG_SYS_IDE_MAXBUS 1
53#define CONFIG_SYS_IDE_MAXDEVICE 2
TsiChungLiewa1436a82007-08-16 13:20:50 -050054
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020055#define CONFIG_SYS_ATA_BASE_ADDR (CONFIG_SYS_MBAR2 + 0x800)
56#define CONFIG_SYS_ATA_IDE0_OFFSET 0
TsiChungLiewa1436a82007-08-16 13:20:50 -050057
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020058#define CONFIG_SYS_ATA_DATA_OFFSET 0xA0 /* Offset for data I/O */
59#define CONFIG_SYS_ATA_REG_OFFSET 0xA0 /* Offset for normal register accesses */
60#define CONFIG_SYS_ATA_ALT_OFFSET 0xC0 /* Offset for alternate registers */
61#define CONFIG_SYS_ATA_STRIDE 4 /* Interval between registers */
TsiChungLiewa1436a82007-08-16 13:20:50 -050062
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020063#define CONFIG_SYS_LONGHELP /* undef to save memory */
TsiChungLiewa1436a82007-08-16 13:20:50 -050064
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020065#define CONFIG_SYS_LOAD_ADDR 0x00100000
TsiChungLiewa1436a82007-08-16 13:20:50 -050066
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020067#define CONFIG_SYS_MEMTEST_START 0x400
68#define CONFIG_SYS_MEMTEST_END 0x380000
TsiChungLiewa1436a82007-08-16 13:20:50 -050069
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020070#undef CONFIG_SYS_PLL_BYPASS /* bypass PLL for test purpose */
71#define CONFIG_SYS_FAST_CLK
72#ifdef CONFIG_SYS_FAST_CLK
73# define CONFIG_SYS_PLLCR 0x1243E054
74# define CONFIG_SYS_CLK 140000000
TsiChungLiewa1436a82007-08-16 13:20:50 -050075#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020076# define CONFIG_SYS_PLLCR 0x135a4140
77# define CONFIG_SYS_CLK 70000000
TsiChungLiewa1436a82007-08-16 13:20:50 -050078#endif
79
80/*
81 * Low Level Configuration Settings
82 * (address mappings, register initial values, etc.)
83 * You should know what you are doing if you make changes here.
84 */
85
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020086#define CONFIG_SYS_MBAR 0x10000000 /* Register Base Addrs */
87#define CONFIG_SYS_MBAR2 0x80000000 /* Module Base Addrs 2 */
TsiChungLiewa1436a82007-08-16 13:20:50 -050088
89/*
90 * Definitions for initial stack pointer and data area (in DPRAM)
91 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020092#define CONFIG_SYS_INIT_RAM_ADDR 0x20000000
Wolfgang Denk553f0982010-10-26 13:32:32 +020093#define CONFIG_SYS_INIT_RAM_SIZE 0x10000 /* Size of used area in internal SRAM */
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +020094#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020095#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
TsiChungLiewa1436a82007-08-16 13:20:50 -050096
97/*
98 * Start addresses for the final memory configuration
99 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200100 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
TsiChungLiewa1436a82007-08-16 13:20:50 -0500101 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200102#define CONFIG_SYS_SDRAM_BASE 0x00000000
103#define CONFIG_SYS_SDRAM_SIZE 8 /* SDRAM size in MB */
TsiChungLiewa1436a82007-08-16 13:20:50 -0500104
105#ifdef CONFIG_MONITOR_IS_IN_RAM
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200106#define CONFIG_SYS_MONITOR_BASE 0x20000
TsiChungLiewa1436a82007-08-16 13:20:50 -0500107#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200108#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
TsiChungLiewa1436a82007-08-16 13:20:50 -0500109#endif
110
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200111#define CONFIG_SYS_MONITOR_LEN 0x40000
112#define CONFIG_SYS_MALLOC_LEN (256 << 10)
113#define CONFIG_SYS_BOOTPARAMS_LEN (64*1024)
TsiChungLiewa1436a82007-08-16 13:20:50 -0500114
115/*
116 * For booting Linux, the board info and command line data
117 * have to be in the first 8 MB of memory, since this is
118 * the maximum mapped by the Linux kernel during initialization ??
119 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200120#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
TsiChung Liewd6e4baf2009-01-27 12:57:47 +0000121#define CONFIG_SYS_BOOTM_LEN (CONFIG_SYS_SDRAM_SIZE << 20)
TsiChungLiewa1436a82007-08-16 13:20:50 -0500122
123/* FLASH organization */
TsiChung Liew012522f2008-10-21 10:03:07 +0000124#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200125#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
126#define CONFIG_SYS_MAX_FLASH_SECT 35 /* max number of sectors on one chip */
127#define CONFIG_SYS_FLASH_ERASE_TOUT 1000
TsiChungLiewa1436a82007-08-16 13:20:50 -0500128
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200129#define CONFIG_SYS_FLASH_CFI 1
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200130#define CONFIG_FLASH_CFI_DRIVER 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200131#define CONFIG_SYS_FLASH_SIZE 0x200000
132#define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
TsiChungLiewa1436a82007-08-16 13:20:50 -0500133
134/* Cache Configuration */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200135#define CONFIG_SYS_CACHELINE_SIZE 16
TsiChungLiewa1436a82007-08-16 13:20:50 -0500136
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600137#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200138 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600139#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200140 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600141#define CONFIG_SYS_ICACHE_INV (CF_CACR_DCM)
142#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_FLASH_BASE | \
143 CF_ADDRMASK(2) | \
144 CF_ACR_EN | CF_ACR_SM_ALL)
145#define CONFIG_SYS_CACHE_ACR1 (CONFIG_SYS_SDRAM_BASE | \
146 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
147 CF_ACR_EN | CF_ACR_SM_ALL)
148#define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_CEIB | \
149 CF_CACR_DBWE)
150
TsiChungLiewa1436a82007-08-16 13:20:50 -0500151/* Port configuration */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200152#define CONFIG_SYS_FECI2C 0xF0
TsiChungLiewa1436a82007-08-16 13:20:50 -0500153
TsiChung Liew012522f2008-10-21 10:03:07 +0000154#define CONFIG_SYS_CS0_BASE 0xFFE00000
155#define CONFIG_SYS_CS0_MASK 0x001F0021
156#define CONFIG_SYS_CS0_CTRL 0x00001D80
TsiChungLiewa1436a82007-08-16 13:20:50 -0500157
158/*-----------------------------------------------------------------------
159 * Port configuration
160 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200161#define CONFIG_SYS_GPIO_FUNC 0x00000008 /* Set gpio pins: none */
162#define CONFIG_SYS_GPIO1_FUNC 0x00df00f0 /* 36-39(SWITCH),48-52(FPGAs),54 */
163#define CONFIG_SYS_GPIO_EN 0x00000008 /* Set gpio output enable */
164#define CONFIG_SYS_GPIO1_EN 0x00c70000 /* Set gpio output enable */
165#define CONFIG_SYS_GPIO_OUT 0x00000008 /* Set outputs to default state */
166#define CONFIG_SYS_GPIO1_OUT 0x00c70000 /* Set outputs to default state */
167#define CONFIG_SYS_GPIO1_LED 0x00400000 /* user led */
TsiChungLiewa1436a82007-08-16 13:20:50 -0500168
169#endif /* _M5253EVB_H */