blob: 46a504441751124131bb83ede8bdc4a5bd86ec62 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Haavard Skinnemoend25ce7d2008-05-16 11:10:33 +02002/*
3 * SPI flash internal definitions
4 *
5 * Copyright (C) 2008 Atmel Corporation
Jagannadha Sutradharudu Tekia5e81992013-10-02 19:38:49 +05306 * Copyright (C) 2013 Jagannadha Sutradharudu Teki, Xilinx Inc.
Haavard Skinnemoend25ce7d2008-05-16 11:10:33 +02007 */
8
Jagannadha Sutradharudu Teki469146c2013-10-10 22:14:09 +05309#ifndef _SF_INTERNAL_H_
10#define _SF_INTERNAL_H_
Haavard Skinnemoend25ce7d2008-05-16 11:10:33 +020011
Simon Glassff0960f2014-10-13 23:42:04 -060012#include <linux/types.h>
13#include <linux/compiler.h>
14
15/* Dual SPI flash memories - see SPI_COMM_DUAL_... */
16enum spi_dual_flash {
17 SF_SINGLE_FLASH = 0,
Jagan Tekieb020f62015-12-14 18:12:04 +053018 SF_DUAL_STACKED_FLASH = BIT(0),
19 SF_DUAL_PARALLEL_FLASH = BIT(1),
Simon Glassff0960f2014-10-13 23:42:04 -060020};
21
Jagan Teki1fabefd2015-09-29 11:17:02 +053022enum spi_nor_option_flags {
Jagan Tekieb020f62015-12-14 18:12:04 +053023 SNOR_F_SST_WR = BIT(0),
24 SNOR_F_USE_FSR = BIT(1),
Jagan Teki20343ff2016-10-30 23:16:26 +053025 SNOR_F_USE_UPAGE = BIT(3),
Jagan Teki1fabefd2015-09-29 11:17:02 +053026};
27
Jagannadha Sutradharudu Tekiff063ed2014-01-11 16:50:45 +053028#define SPI_FLASH_3B_ADDR_LEN 3
29#define SPI_FLASH_CMD_LEN (1 + SPI_FLASH_3B_ADDR_LEN)
Jagannadha Sutradharudu Tekia5e81992013-10-02 19:38:49 +053030#define SPI_FLASH_16MB_BOUN 0x1000000
Haavard Skinnemoend25ce7d2008-05-16 11:10:33 +020031
Jagannadha Sutradharudu Tekid08a1ba2013-12-26 13:54:57 +053032/* CFI Manufacture ID's */
33#define SPI_FLASH_CFI_MFR_SPANSION 0x01
34#define SPI_FLASH_CFI_MFR_STMICRO 0x20
Ashish Kumar5c391482018-09-25 14:11:33 +053035#define SPI_FLASH_CFI_MFR_MICRON 0x2C
Jagannadha Sutradharudu Teki06795122013-12-26 14:13:36 +053036#define SPI_FLASH_CFI_MFR_MACRONIX 0xc2
Fabio Estevam51687212015-11-17 16:50:53 -020037#define SPI_FLASH_CFI_MFR_SST 0xbf
Jagannadha Sutradharudu Tekid08a1ba2013-12-26 13:54:57 +053038#define SPI_FLASH_CFI_MFR_WINBOND 0xef
Jagan Teki6f9d6702015-09-30 02:01:23 +053039#define SPI_FLASH_CFI_MFR_ATMEL 0x1f
Jagannadha Sutradharudu Tekid08a1ba2013-12-26 13:54:57 +053040
Jagannadha Sutradharudu Tekia5e81992013-10-02 19:38:49 +053041/* Erase commands */
42#define CMD_ERASE_4K 0x20
Jagannadha Sutradharudu Tekia5e81992013-10-02 19:38:49 +053043#define CMD_ERASE_CHIP 0xc7
44#define CMD_ERASE_64K 0xd8
45
46/* Write commands */
Mike Frysingerb4c87d62012-01-28 16:26:03 -080047#define CMD_WRITE_STATUS 0x01
Mike Frysingerd4aa5002011-04-25 06:58:29 +000048#define CMD_PAGE_PROGRAM 0x02
Mike Frysinger66ecb7c2011-04-25 06:59:53 +000049#define CMD_WRITE_DISABLE 0x04
Mike Frysingere7b44ed2011-01-10 02:20:13 -050050#define CMD_WRITE_ENABLE 0x06
Jagan Teki7bc679f2015-12-14 18:03:54 +053051#define CMD_QUAD_PAGE_PROGRAM 0x32
Mike Frysinger61630452011-01-10 02:20:12 -050052
Jagannadha Sutradharudu Tekia5e81992013-10-02 19:38:49 +053053/* Read commands */
54#define CMD_READ_ARRAY_SLOW 0x03
55#define CMD_READ_ARRAY_FAST 0x0b
Jagannadha Sutradharudu Teki4e09cc12014-01-11 15:10:28 +053056#define CMD_READ_DUAL_OUTPUT_FAST 0x3b
57#define CMD_READ_DUAL_IO_FAST 0xbb
Jagannadha Sutradharudu Teki3163aaa2014-01-11 15:13:11 +053058#define CMD_READ_QUAD_OUTPUT_FAST 0x6b
Jagannadha Sutradharudu Tekic4ba0d82013-12-24 15:24:31 +053059#define CMD_READ_QUAD_IO_FAST 0xeb
Jagannadha Sutradharudu Tekia5e81992013-10-02 19:38:49 +053060#define CMD_READ_ID 0x9f
Jagan Teki7bc679f2015-12-14 18:03:54 +053061#define CMD_READ_STATUS 0x05
62#define CMD_READ_STATUS1 0x35
63#define CMD_READ_CONFIG 0x35
64#define CMD_FLAG_STATUS 0x70
Jagannadha Sutradharudu Tekie612ddf2013-06-19 15:37:09 +053065
Jagannadha Sutradharudu Tekicf6b11d2013-06-19 15:31:23 +053066/* Bank addr access commands */
Jagannadha Sutradharudu Tekia5e81992013-10-02 19:38:49 +053067#ifdef CONFIG_SPI_FLASH_BAR
Jagannadha Sutradharudu Teki1dcd6d02013-06-19 15:33:58 +053068# define CMD_BANKADDR_BRWR 0x17
69# define CMD_BANKADDR_BRRD 0x16
70# define CMD_EXTNADDR_WREAR 0xC5
71# define CMD_EXTNADDR_RDEAR 0xC8
72#endif
Jagannadha Sutradharudu Tekicf6b11d2013-06-19 15:31:23 +053073
Mike Frysinger61630452011-01-10 02:20:12 -050074/* Common status */
Jagan Tekieb020f62015-12-14 18:12:04 +053075#define STATUS_WIP BIT(0)
76#define STATUS_QEB_WINSPAN BIT(1)
77#define STATUS_QEB_MXIC BIT(6)
78#define STATUS_PEC BIT(7)
Fabio Estevam41b358d2015-11-05 12:43:41 -020079#define SR_BP0 BIT(2) /* Block protect 0 */
80#define SR_BP1 BIT(3) /* Block protect 1 */
81#define SR_BP2 BIT(4) /* Block protect 2 */
Mike Frysinger61630452011-01-10 02:20:12 -050082
Jagannadha Sutradharudu Tekia5e81992013-10-02 19:38:49 +053083/* Flash timeout values */
84#define SPI_FLASH_PROG_TIMEOUT (2 * CONFIG_SYS_HZ)
Jagan Teki5d69df32015-06-27 00:51:30 +053085#define SPI_FLASH_PAGE_ERASE_TIMEOUT (5 * CONFIG_SYS_HZ)
Jagannadha Sutradharudu Tekia5e81992013-10-02 19:38:49 +053086#define SPI_FLASH_SECTOR_ERASE_TIMEOUT (10 * CONFIG_SYS_HZ)
87
88/* SST specific */
89#ifdef CONFIG_SPI_FLASH_SST
Eugeniy Paltsev3d4fed82018-04-10 14:40:44 +030090#define SST26_CMD_READ_BPR 0x72
91#define SST26_CMD_WRITE_BPR 0x42
92
93#define SST26_BPR_8K_NUM 4
94#define SST26_MAX_BPR_REG_LEN (18 + 1)
95#define SST26_BOUND_REG_SIZE ((32 + SST26_BPR_8K_NUM * 8) * SZ_1K)
96
97enum lock_ctl {
98 SST26_CTL_LOCK,
99 SST26_CTL_UNLOCK,
100 SST26_CTL_CHECK
101};
102
Jagannadha Sutradharudu Tekice22b922013-10-07 19:34:56 +0530103# define CMD_SST_BP 0x02 /* Byte Program */
Jagan Teki5d69df32015-06-27 00:51:30 +0530104# define CMD_SST_AAI_WP 0xAD /* Auto Address Incr Word Program */
Jagannadha Sutradharudu Tekia5e81992013-10-02 19:38:49 +0530105
106int sst_write_wp(struct spi_flash *flash, u32 offset, size_t len,
107 const void *buf);
Bin Meng74c2cee2014-12-12 19:36:13 +0530108int sst_write_bp(struct spi_flash *flash, u32 offset, size_t len,
109 const void *buf);
Jagannadha Sutradharudu Tekia5e81992013-10-02 19:38:49 +0530110#endif
111
Jagan Tekif790ca72016-10-30 23:16:10 +0530112#define JEDEC_MFR(info) ((info)->id[0])
113#define JEDEC_ID(info) (((info)->id[1]) << 8 | ((info)->id[2]))
114#define JEDEC_EXT(info) (((info)->id[3]) << 8 | ((info)->id[4]))
Jagan Teki0bdb7cb2016-10-30 23:16:17 +0530115#define SPI_FLASH_MAX_ID_LEN 6
Jagan Tekif790ca72016-10-30 23:16:10 +0530116
Jagan Tekif790ca72016-10-30 23:16:10 +0530117struct spi_flash_info {
Jagan Tekif3bf2e52016-10-30 23:16:13 +0530118 /* Device name ([MANUFLETTER][DEVTYPE][DENSITY][EXTRAINFO]) */
119 const char *name;
Jagan Tekif790ca72016-10-30 23:16:10 +0530120
121 /*
122 * This array stores the ID bytes.
123 * The first three bytes are the JEDIC ID.
124 * JEDEC ID zero means "no ID" (mostly older chips).
125 */
Jagan Tekied363b52016-10-30 23:16:16 +0530126 u8 id[SPI_FLASH_MAX_ID_LEN];
Jagan Tekif790ca72016-10-30 23:16:10 +0530127 u8 id_len;
128
Jagan Tekif3bf2e52016-10-30 23:16:13 +0530129 /*
130 * The size listed here is what works with SPINOR_OP_SE, which isn't
131 * necessarily called a "sector" by the vendor.
132 */
133 u32 sector_size;
Jagan Tekieccb6be2016-10-30 23:16:15 +0530134 u32 n_sectors;
Jagan Teki3632c8e2016-08-08 19:25:55 +0530135
Jagan Tekif3bf2e52016-10-30 23:16:13 +0530136 u16 page_size;
Jagan Tekif790ca72016-10-30 23:16:10 +0530137
Jagan Tekif3bf2e52016-10-30 23:16:13 +0530138 u16 flags;
139#define SECT_4K BIT(0) /* CMD_ERASE_4K works uniformly */
140#define E_FSR BIT(1) /* use flag status register for */
141#define SST_WR BIT(2) /* use SST byte/word programming */
142#define WR_QPP BIT(3) /* use Quad Page Program */
143#define RD_QUAD BIT(4) /* use Quad Read */
144#define RD_DUAL BIT(5) /* use Dual Read */
145#define RD_QUADIO BIT(6) /* use Quad IO Read */
146#define RD_DUALIO BIT(7) /* use Dual IO Read */
Jagan Teki3632c8e2016-08-08 19:25:55 +0530147#define RD_FULL (RD_QUAD | RD_DUAL | RD_QUADIO | RD_DUALIO)
Simon Glassff0960f2014-10-13 23:42:04 -0600148};
149
Jagan Tekif790ca72016-10-30 23:16:10 +0530150extern const struct spi_flash_info spi_flash_ids[];
Simon Glassff0960f2014-10-13 23:42:04 -0600151
Haavard Skinnemoend25ce7d2008-05-16 11:10:33 +0200152/* Send a single-byte command to the device and read the response */
153int spi_flash_cmd(struct spi_slave *spi, u8 cmd, void *response, size_t len);
154
155/*
156 * Send a multi-byte command to the device and read the response. Used
157 * for flash array reads, etc.
158 */
159int spi_flash_cmd_read(struct spi_slave *spi, const u8 *cmd,
160 size_t cmd_len, void *data, size_t data_len);
161
162/*
163 * Send a multi-byte command to the device followed by (optional)
164 * data. Used for programming the flash array, etc.
165 */
166int spi_flash_cmd_write(struct spi_slave *spi, const u8 *cmd, size_t cmd_len,
167 const void *data, size_t data_len);
168
Mike Frysingerd4aa5002011-04-25 06:58:29 +0000169
Jagannadha Sutradharudu Tekia5e81992013-10-02 19:38:49 +0530170/* Flash erase(sectors) operation, support all possible erase commands */
171int spi_flash_cmd_erase_ops(struct spi_flash *flash, u32 offset, size_t len);
Jagannadha Sutradharudu Teki10ca45d2013-10-02 19:34:53 +0530172
Simon Glassa58986c2018-11-06 15:21:41 -0700173/* Get software write-protect value (BP bits) */
174int spi_flash_cmd_get_sw_write_prot(struct spi_flash *flash);
175
Fabio Estevamc3c016c2015-11-05 12:43:42 -0200176/* Lock stmicro spi flash region */
177int stm_lock(struct spi_flash *flash, u32 ofs, size_t len);
178
179/* Unlock stmicro spi flash region */
180int stm_unlock(struct spi_flash *flash, u32 ofs, size_t len);
181
182/* Check if a stmicro spi flash region is completely locked */
183int stm_is_locked(struct spi_flash *flash, u32 ofs, size_t len);
184
Jagannadha Sutradharudu Tekia5e81992013-10-02 19:38:49 +0530185/* Enable writing on the SPI flash */
Mike Frysinger2744a4e2011-04-23 23:05:55 +0000186static inline int spi_flash_cmd_write_enable(struct spi_flash *flash)
187{
188 return spi_flash_cmd(flash->spi, CMD_WRITE_ENABLE, NULL, 0);
189}
190
Jagannadha Sutradharudu Tekia5e81992013-10-02 19:38:49 +0530191/* Disable writing on the SPI flash */
Mike Frysinger66ecb7c2011-04-25 06:59:53 +0000192static inline int spi_flash_cmd_write_disable(struct spi_flash *flash)
193{
194 return spi_flash_cmd(flash->spi, CMD_WRITE_DISABLE, NULL, 0);
195}
196
197/*
Jagannadha Sutradharudu Tekiacc23752013-06-21 19:19:00 +0530198 * Used for spi_flash write operation
199 * - SPI claim
200 * - spi_flash_cmd_write_enable
201 * - spi_flash_cmd_write
Jagan Teki7b4ab882016-10-30 23:16:25 +0530202 * - spi_flash_wait_till_ready
Jagannadha Sutradharudu Tekiacc23752013-06-21 19:19:00 +0530203 * - SPI release
204 */
205int spi_flash_write_common(struct spi_flash *flash, const u8 *cmd,
206 size_t cmd_len, const void *buf, size_t buf_len);
Mike Frysinger61630452011-01-10 02:20:12 -0500207
208/*
Jagannadha Sutradharudu Tekia5e81992013-10-02 19:38:49 +0530209 * Flash write operation, support all possible write commands.
210 * Write the requested data out breaking it up into multiple write
211 * commands as needed per the write size.
Mike Frysinger61630452011-01-10 02:20:12 -0500212 */
Jagannadha Sutradharudu Tekia5e81992013-10-02 19:38:49 +0530213int spi_flash_cmd_write_ops(struct spi_flash *flash, u32 offset,
214 size_t len, const void *buf);
Mike Frysinger61630452011-01-10 02:20:12 -0500215
Jagannadha Sutradharudu Tekia5e81992013-10-02 19:38:49 +0530216/*
217 * Same as spi_flash_cmd_read() except it also claims/releases the SPI
218 * bus. Used as common part of the ->read() operation.
219 */
220int spi_flash_read_common(struct spi_flash *flash, const u8 *cmd,
221 size_t cmd_len, void *data, size_t data_len);
222
223/* Flash read operation, support all possible read commands */
224int spi_flash_cmd_read_ops(struct spi_flash *flash, u32 offset,
225 size_t len, void *data);
226
Daniel Schwierzeck9fe6d872015-04-27 07:42:04 +0200227#ifdef CONFIG_SPI_FLASH_MTD
228int spi_flash_mtd_register(struct spi_flash *flash);
229void spi_flash_mtd_unregister(void);
230#endif
231
Jagan Teki3847c0c2015-12-11 21:36:34 +0530232/**
233 * spi_flash_scan - scan the SPI FLASH
Jagan Teki3847c0c2015-12-11 21:36:34 +0530234 * @flash: the spi flash structure
235 *
236 * The drivers can use this fuction to scan the SPI FLASH.
237 * In the scanning, it will try to get all the necessary information to
238 * fill the spi_flash{}.
239 *
240 * Return: 0 for success, others for failure.
241 */
Jagan Tekibfdb07e2015-12-06 21:33:32 +0530242int spi_flash_scan(struct spi_flash *flash);
Jagan Teki3847c0c2015-12-11 21:36:34 +0530243
Jagannadha Sutradharudu Teki469146c2013-10-10 22:14:09 +0530244#endif /* _SF_INTERNAL_H_ */