blob: d6f7737d5bd90cc41f18c21ef9a941060feadcdf [file] [log] [blame]
wdenk56523f12004-07-11 17:40:54 +00001/*
Wolfgang Denk45a212c2006-07-19 17:52:30 +02002 * (C) Copyright 2003-2006
wdenk56523f12004-07-11 17:40:54 +00003 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * (C) Copyright 2004
6 * Mark Jonas, Freescale Semiconductor, mark.jonas@motorola.com.
7 *
Wolfgang Denk45a212c2006-07-19 17:52:30 +02008 * (C) Copyright 2004-2006
wdenk56523f12004-07-11 17:40:54 +00009 * Martin Krause, TQ-Systems GmbH, martin.krause@tqs.de
10 *
11 * See file CREDITS for list of people who contributed to this
12 * project.
13 *
14 * This program is free software; you can redistribute it and/or
15 * modify it under the terms of the GNU General Public License as
16 * published by the Free Software Foundation; either version 2 of
17 * the License, or (at your option) any later version.
18 *
19 * This program is distributed in the hope that it will be useful,
20 * but WITHOUT ANY WARRANTY; without even the implied warranty of
wdenk81050922004-07-11 20:04:51 +000021 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
wdenk56523f12004-07-11 17:40:54 +000022 * GNU General Public License for more details.
23 *
24 * You should have received a copy of the GNU General Public License
25 * along with this program; if not, write to the Free Software
26 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
27 * MA 02111-1307 USA
28 */
29
30#include <common.h>
31#include <mpc5xxx.h>
32#include <pci.h>
Wolfgang Denk45a212c2006-07-19 17:52:30 +020033#include <asm/processor.h>
wdenk56523f12004-07-11 17:40:54 +000034
wdenk8f0b7cb2005-03-27 23:41:39 +000035#ifdef CONFIG_VIDEO_SM501
36#include <sm501.h>
37#endif
38
wdenk56523f12004-07-11 17:40:54 +000039#if defined(CONFIG_MPC5200_DDR)
40#include "mt46v16m16-75.h"
41#else
42#include "mt48lc16m16a2-75.h"
43#endif
wdenk8f0b7cb2005-03-27 23:41:39 +000044
wdenk7e6bf352004-12-12 22:06:17 +000045#ifdef CONFIG_PS2MULT
46void ps2mult_early_init(void);
47#endif
wdenk56523f12004-07-11 17:40:54 +000048
49#ifndef CFG_RAMBOOT
50static void sdram_start (int hi_addr)
51{
52 long hi_addr_bit = hi_addr ? 0x01000000 : 0;
53
54 /* unlock mode register */
55 *(vu_long *)MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | 0x80000000 |
56 hi_addr_bit;
57 __asm__ volatile ("sync");
58
59 /* precharge all banks */
60 *(vu_long *)MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | 0x80000002 |
61 hi_addr_bit;
62 __asm__ volatile ("sync");
63
64#if SDRAM_DDR
65 /* set mode register: extended mode */
66 *(vu_long *)MPC5XXX_SDRAM_MODE = SDRAM_EMODE;
67 __asm__ volatile ("sync");
68
69 /* set mode register: reset DLL */
70 *(vu_long *)MPC5XXX_SDRAM_MODE = SDRAM_MODE | 0x04000000;
71 __asm__ volatile ("sync");
72#endif
73
74 /* precharge all banks */
75 *(vu_long *)MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | 0x80000002 |
76 hi_addr_bit;
77 __asm__ volatile ("sync");
78
79 /* auto refresh */
80 *(vu_long *)MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | 0x80000004 |
81 hi_addr_bit;
82 __asm__ volatile ("sync");
83
84 /* set mode register */
85 *(vu_long *)MPC5XXX_SDRAM_MODE = SDRAM_MODE;
86 __asm__ volatile ("sync");
87
88 /* normal operation */
89 *(vu_long *)MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | hi_addr_bit;
90 __asm__ volatile ("sync");
91}
92#endif
93
94/*
95 * ATTENTION: Although partially referenced initdram does NOT make real use
wdenk81050922004-07-11 20:04:51 +000096 * use of CFG_SDRAM_BASE. The code does not work if CFG_SDRAM_BASE
97 * is something else than 0x00000000.
wdenk56523f12004-07-11 17:40:54 +000098 */
99
100#if defined(CONFIG_MPC5200)
101long int initdram (int board_type)
102{
103 ulong dramsize = 0;
104 ulong dramsize2 = 0;
Wolfgang Denk45a212c2006-07-19 17:52:30 +0200105 uint svr, pvr;
106
wdenk56523f12004-07-11 17:40:54 +0000107#ifndef CFG_RAMBOOT
108 ulong test1, test2;
109
110 /* setup SDRAM chip selects */
111 *(vu_long *)MPC5XXX_SDRAM_CS0CFG = 0x0000001c; /* 512MB at 0x0 */
112 *(vu_long *)MPC5XXX_SDRAM_CS1CFG = 0x40000000; /* disabled */
113 __asm__ volatile ("sync");
114
115 /* setup config registers */
116 *(vu_long *)MPC5XXX_SDRAM_CONFIG1 = SDRAM_CONFIG1;
117 *(vu_long *)MPC5XXX_SDRAM_CONFIG2 = SDRAM_CONFIG2;
118 __asm__ volatile ("sync");
119
120#if SDRAM_DDR
121 /* set tap delay */
122 *(vu_long *)MPC5XXX_CDM_PORCFG = SDRAM_TAPDELAY;
123 __asm__ volatile ("sync");
124#endif
125
126 /* find RAM size using SDRAM CS0 only */
127 sdram_start(0);
Wolfgang Denk77ddac92005-10-13 16:45:02 +0200128 test1 = get_ram_size((long *)CFG_SDRAM_BASE, 0x20000000);
wdenk56523f12004-07-11 17:40:54 +0000129 sdram_start(1);
Wolfgang Denk77ddac92005-10-13 16:45:02 +0200130 test2 = get_ram_size((long *)CFG_SDRAM_BASE, 0x20000000);
wdenk56523f12004-07-11 17:40:54 +0000131 if (test1 > test2) {
132 sdram_start(0);
133 dramsize = test1;
134 } else {
135 dramsize = test2;
136 }
137
138 /* memory smaller than 1MB is impossible */
139 if (dramsize < (1 << 20)) {
140 dramsize = 0;
141 }
142
143 /* set SDRAM CS0 size according to the amount of RAM found */
144 if (dramsize > 0) {
145 *(vu_long *)MPC5XXX_SDRAM_CS0CFG = 0x13 +
146 __builtin_ffs(dramsize >> 20) - 1;
147 } else {
148 *(vu_long *)MPC5XXX_SDRAM_CS0CFG = 0; /* disabled */
149 }
150
151 /* let SDRAM CS1 start right after CS0 */
152 *(vu_long *)MPC5XXX_SDRAM_CS1CFG = dramsize + 0x0000001c; /* 512MB */
153
154 /* find RAM size using SDRAM CS1 only */
155 sdram_start(0);
Wolfgang Denk77ddac92005-10-13 16:45:02 +0200156 test1 = get_ram_size((long *)(CFG_SDRAM_BASE + dramsize), 0x20000000);
wdenk56523f12004-07-11 17:40:54 +0000157 sdram_start(1);
Wolfgang Denk77ddac92005-10-13 16:45:02 +0200158 test2 = get_ram_size((long *)(CFG_SDRAM_BASE + dramsize), 0x20000000);
wdenk56523f12004-07-11 17:40:54 +0000159 if (test1 > test2) {
160 sdram_start(0);
161 dramsize2 = test1;
162 } else {
163 dramsize2 = test2;
164 }
165
166 /* memory smaller than 1MB is impossible */
167 if (dramsize2 < (1 << 20)) {
168 dramsize2 = 0;
169 }
170
171 /* set SDRAM CS1 size according to the amount of RAM found */
172 if (dramsize2 > 0) {
173 *(vu_long *)MPC5XXX_SDRAM_CS1CFG = dramsize
174 | (0x13 + __builtin_ffs(dramsize2 >> 20) - 1);
175 } else {
176 *(vu_long *)MPC5XXX_SDRAM_CS1CFG = dramsize; /* disabled */
177 }
178
179#else /* CFG_RAMBOOT */
180
181 /* retrieve size of memory connected to SDRAM CS0 */
182 dramsize = *(vu_long *)MPC5XXX_SDRAM_CS0CFG & 0xFF;
183 if (dramsize >= 0x13) {
184 dramsize = (1 << (dramsize - 0x13)) << 20;
185 } else {
186 dramsize = 0;
187 }
188
189 /* retrieve size of memory connected to SDRAM CS1 */
190 dramsize2 = *(vu_long *)MPC5XXX_SDRAM_CS1CFG & 0xFF;
191 if (dramsize2 >= 0x13) {
192 dramsize2 = (1 << (dramsize2 - 0x13)) << 20;
193 } else {
194 dramsize2 = 0;
195 }
wdenk56523f12004-07-11 17:40:54 +0000196#endif /* CFG_RAMBOOT */
197
Wolfgang Denk45a212c2006-07-19 17:52:30 +0200198 /*
199 * On MPC5200B we need to set the special configuration delay in the
200 * DDR controller. Please refer to Freescale's AN3221 "MPC5200B SDRAM
201 * Initialization and Configuration", 3.3.1 SDelay--MBAR + 0x0190:
202 *
203 * "The SDelay should be written to a value of 0x00000004. It is
204 * required to account for changes caused by normal wafer processing
205 * parameters."
206 */
207 svr = get_svr();
208 pvr = get_pvr();
209 if ((SVR_MJREV(svr) >= 2) &&
210 (PVR_MAJ(pvr) == 1) && (PVR_MIN(pvr) == 4)) {
211
212 *(vu_long *)MPC5XXX_SDRAM_SDELAY = 0x04;
213 __asm__ volatile ("sync");
214 }
215
216#if defined(CONFIG_TQM5200_B)
217 return dramsize + dramsize2;
218#else
wdenk56523f12004-07-11 17:40:54 +0000219 return dramsize;
Wolfgang Denk45a212c2006-07-19 17:52:30 +0200220#endif /* CONFIG_TQM5200_B */
wdenk56523f12004-07-11 17:40:54 +0000221}
222
223#elif defined(CONFIG_MGT5100)
224
225long int initdram (int board_type)
226{
227 ulong dramsize = 0;
228#ifndef CFG_RAMBOOT
229 ulong test1, test2;
230
231 /* setup and enable SDRAM chip selects */
232 *(vu_long *)MPC5XXX_SDRAM_START = 0x00000000;
233 *(vu_long *)MPC5XXX_SDRAM_STOP = 0x0000ffff;/* 2G */
234 *(vu_long *)MPC5XXX_ADDECR |= (1 << 22); /* Enable SDRAM */
235 __asm__ volatile ("sync");
236
237 /* setup config registers */
238 *(vu_long *)MPC5XXX_SDRAM_CONFIG1 = SDRAM_CONFIG1;
239 *(vu_long *)MPC5XXX_SDRAM_CONFIG2 = SDRAM_CONFIG2;
240
241 /* address select register */
242 *(vu_long *)MPC5XXX_SDRAM_XLBSEL = SDRAM_ADDRSEL;
243 __asm__ volatile ("sync");
244
245 /* find RAM size */
246 sdram_start(0);
247 test1 = get_ram_size((ulong *)CFG_SDRAM_BASE, 0x80000000);
248 sdram_start(1);
249 test2 = get_ram_size((ulong *)CFG_SDRAM_BASE, 0x80000000);
250 if (test1 > test2) {
251 sdram_start(0);
252 dramsize = test1;
253 } else {
254 dramsize = test2;
255 }
256
257 /* set SDRAM end address according to size */
258 *(vu_long *)MPC5XXX_SDRAM_STOP = ((dramsize - 1) >> 15);
259
260#else /* CFG_RAMBOOT */
261
262 /* Retrieve amount of SDRAM available */
263 dramsize = ((*(vu_long *)MPC5XXX_SDRAM_STOP + 1) << 15);
264
265#endif /* CFG_RAMBOOT */
266
267 return dramsize;
268}
269
270#else
271#error Neither CONFIG_MPC5200 or CONFIG_MGT5100 defined
272#endif
273
274int checkboard (void)
275{
Wolfgang Denk5078cce2006-07-21 11:16:34 +0200276#if defined(CONFIG_AEVFIFO)
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200277 puts ("Board: AEVFIFO\n");
278 return 0;
279#endif
Wolfgang Denk5078cce2006-07-21 11:16:34 +0200280
281#if defined(CONFIG_TQM5200S)
282# define MODULE_NAME "TQM5200S"
Wolfgang Denk45a212c2006-07-19 17:52:30 +0200283#else
Wolfgang Denk5078cce2006-07-21 11:16:34 +0200284# define MODULE_NAME "TQM5200"
wdenk56523f12004-07-11 17:40:54 +0000285#endif
Wolfgang Denk5078cce2006-07-21 11:16:34 +0200286
287#if defined(CONFIG_STK52XX)
288# define CARRIER_NAME "STK52xx"
289#elif defined(CONFIG_TB5200)
290# define CARRIER_NAME "TB5200"
Wolfgang Denk135ae002006-07-22 01:20:03 +0200291#elif defined(CONFIG_CAM5200)
292# define CARRIER_NAME "Cam5200"
Wolfgang Denk5078cce2006-07-21 11:16:34 +0200293#else
294# error "Unknown carrier board"
wdenk7e6bf352004-12-12 22:06:17 +0000295#endif
Wolfgang Denk5078cce2006-07-21 11:16:34 +0200296
297 puts ( "Board: " MODULE_NAME " (TQ-Components GmbH)\n"
298 " on a " CARRIER_NAME " carrier board\n");
wdenk7e6bf352004-12-12 22:06:17 +0000299
wdenk56523f12004-07-11 17:40:54 +0000300 return 0;
301}
302
Wolfgang Denk5078cce2006-07-21 11:16:34 +0200303#undef MODULE_NAME
304#undef CARRIER_NAME
305
wdenk56523f12004-07-11 17:40:54 +0000306void flash_preinit(void)
307{
308 /*
309 * Now, when we are in RAM, enable flash write
310 * access for detection process.
311 * Note that CS_BOOT cannot be cleared when
312 * executing in flash.
313 */
314#if defined(CONFIG_MGT5100)
315 *(vu_long *)MPC5XXX_ADDECR &= ~(1 << 25); /* disable CS_BOOT */
316 *(vu_long *)MPC5XXX_ADDECR |= (1 << 16); /* enable CS0 */
317#endif
318 *(vu_long *)MPC5XXX_BOOTCS_CFG &= ~0x1; /* clear RO */
319}
320
321
322#ifdef CONFIG_PCI
323static struct pci_controller hose;
324
325extern void pci_mpc5xxx_init(struct pci_controller *);
326
327void pci_init_board(void)
328{
329 pci_mpc5xxx_init(&hose);
330}
331#endif
332
333#if defined (CFG_CMD_IDE) && defined (CONFIG_IDE_RESET)
334
335#if defined (CONFIG_MINIFAP)
336#define SM501_POWER_MODE0_GATE 0x00000040UL
337#define SM501_POWER_MODE1_GATE 0x00000048UL
338#define POWER_MODE_GATE_GPIO_PWM_I2C 0x00000040UL
339#define SM501_GPIO_DATA_DIR_HIGH 0x0001000CUL
340#define SM501_GPIO_DATA_HIGH 0x00010004UL
341#define SM501_GPIO_51 0x00080000UL
342#else
343#define GPIO_PSC1_4 0x01000000UL
344#endif
345
346void init_ide_reset (void)
347{
348 debug ("init_ide_reset\n");
349
350#if defined (CONFIG_MINIFAP)
351 /* Configure GPIO_51 of the SM501 grafic controller as ATA reset */
352
353 /* enable GPIO control (in both power modes) */
354 *(vu_long *) (SM501_MMIO_BASE+SM501_POWER_MODE0_GATE) |=
355 POWER_MODE_GATE_GPIO_PWM_I2C;
356 *(vu_long *) (SM501_MMIO_BASE+SM501_POWER_MODE1_GATE) |=
357 POWER_MODE_GATE_GPIO_PWM_I2C;
358 /* configure GPIO51 as output */
359 *(vu_long *) (SM501_MMIO_BASE+SM501_GPIO_DATA_DIR_HIGH) |=
360 SM501_GPIO_51;
361#else
362 /* Configure PSC1_4 as GPIO output for ATA reset */
363 *(vu_long *) MPC5XXX_WU_GPIO_ENABLE |= GPIO_PSC1_4;
364 *(vu_long *) MPC5XXX_WU_GPIO_DIR |= GPIO_PSC1_4;
365#endif
366}
367
368void ide_set_reset (int idereset)
369{
370 debug ("ide_reset(%d)\n", idereset);
371
372#if defined (CONFIG_MINIFAP)
373 if (idereset) {
374 *(vu_long *) (SM501_MMIO_BASE+SM501_GPIO_DATA_HIGH) &=
375 ~SM501_GPIO_51;
376 } else {
377 *(vu_long *) (SM501_MMIO_BASE+SM501_GPIO_DATA_HIGH) |=
378 SM501_GPIO_51;
379 }
380#else
381 if (idereset) {
382 *(vu_long *) MPC5XXX_WU_GPIO_DATA &= ~GPIO_PSC1_4;
383 } else {
384 *(vu_long *) MPC5XXX_WU_GPIO_DATA |= GPIO_PSC1_4;
385 }
386#endif
387}
388#endif /* defined (CFG_CMD_IDE) && defined (CONFIG_IDE_RESET) */
389
390#ifdef CONFIG_POST
391/*
392 * Reads GPIO pin PSC6_3. A keypress is reported, if PSC6_3 is low. If PSC6_3
393 * is left open, no keypress is detected.
394 */
395int post_hotkeys_pressed(void)
396{
397 struct mpc5xxx_gpio *gpio;
398
399 gpio = (struct mpc5xxx_gpio*) MPC5XXX_GPIO;
400
401 /*
402 * Configure PSC6_1 and PSC6_3 as GPIO. PSC6 then couldn't be used in
403 * CODEC or UART mode. Consumer IrDA should still be possible.
wdenk81050922004-07-11 20:04:51 +0000404 */
wdenk56523f12004-07-11 17:40:54 +0000405 gpio->port_config &= ~(0x07000000);
406 gpio->port_config |= 0x03000000;
407
408 /* Enable GPIO for GPIO_IRDA_1 (IR_USB_CLK pin) = PSC6_3 */
409 gpio->simple_gpioe |= 0x20000000;
410
411 /* Configure GPIO_IRDA_1 as input */
412 gpio->simple_ddr &= ~(0x20000000);
413
414 return ((gpio->simple_ival & 0x20000000) ? 0 : 1);
415}
416#endif
417
418#if defined(CONFIG_POST) || defined(CONFIG_LOGBUFFER)
419
420void post_word_store (ulong a)
421{
422 volatile ulong *save_addr =
423 (volatile ulong *)(MPC5XXX_SRAM + MPC5XXX_SRAM_POST_SIZE);
424
425 *save_addr = a;
426}
427
428ulong post_word_load (void)
429{
430 volatile ulong *save_addr =
431 (volatile ulong *)(MPC5XXX_SRAM + MPC5XXX_SRAM_POST_SIZE);
432
433 return *save_addr;
434}
wdenk56523f12004-07-11 17:40:54 +0000435#endif /* CONFIG_POST || CONFIG_LOGBUFFER*/
wdenk7e6bf352004-12-12 22:06:17 +0000436
437#ifdef CONFIG_PS2MULT
438#ifdef CONFIG_BOARD_EARLY_INIT_R
439int board_early_init_r (void)
440{
441 ps2mult_early_init();
442 return (0);
443}
444#endif
445#endif /* CONFIG_PS2MULT */
446
wdenk7e6bf352004-12-12 22:06:17 +0000447int last_stage_init (void)
448{
449 /*
450 * auto scan for really existing devices and re-set chip select
451 * configuration.
452 */
453 u16 save, tmp;
454 int restore;
455
456 /*
457 * Check for SRAM and SRAM size
458 */
459
Wolfgang Denke8aa8242005-08-18 11:55:22 +0200460 /* save original SRAM content */
wdenk7e6bf352004-12-12 22:06:17 +0000461 save = *(volatile u16 *)CFG_CS2_START;
462 restore = 1;
wdenkefe2a4d2004-12-16 21:44:03 +0000463
wdenk7e6bf352004-12-12 22:06:17 +0000464 /* write test pattern to SRAM */
465 *(volatile u16 *)CFG_CS2_START = 0xA5A5;
466 __asm__ volatile ("sync");
467 /*
468 * Put a different pattern on the data lines: otherwise they may float
469 * long enough to read back what we wrote.
470 */
471 tmp = *(volatile u16 *)CFG_FLASH_BASE;
472 if (tmp == 0xA5A5)
473 puts ("!! possible error in SRAM detection\n");
wdenkefe2a4d2004-12-16 21:44:03 +0000474
wdenk7e6bf352004-12-12 22:06:17 +0000475 if (*(volatile u16 *)CFG_CS2_START != 0xA5A5) {
476 /* no SRAM at all, disable cs */
477 *(vu_long *)MPC5XXX_ADDECR &= ~(1 << 18);
478 *(vu_long *)MPC5XXX_CS2_START = 0x0000FFFF;
479 *(vu_long *)MPC5XXX_CS2_STOP = 0x0000FFFF;
480 restore = 0;
481 __asm__ volatile ("sync");
Wolfgang Denke8aa8242005-08-18 11:55:22 +0200482 } else if (*(volatile u16 *)(CFG_CS2_START + (1<<19)) == 0xA5A5) {
wdenk7e6bf352004-12-12 22:06:17 +0000483 /* make sure that we access a mirrored address */
484 *(volatile u16 *)CFG_CS2_START = 0x1111;
485 __asm__ volatile ("sync");
486 if (*(volatile u16 *)(CFG_CS2_START + (1<<19)) == 0x1111) {
487 /* SRAM size = 512 kByte */
wdenkefe2a4d2004-12-16 21:44:03 +0000488 *(vu_long *)MPC5XXX_CS2_STOP = STOP_REG(CFG_CS2_START,
wdenk7e6bf352004-12-12 22:06:17 +0000489 0x80000);
490 __asm__ volatile ("sync");
491 puts ("SRAM: 512 kB\n");
492 }
493 else
wdenkefe2a4d2004-12-16 21:44:03 +0000494 puts ("!! possible error in SRAM detection\n");
Wolfgang Denke8aa8242005-08-18 11:55:22 +0200495 } else {
wdenkefe2a4d2004-12-16 21:44:03 +0000496 puts ("SRAM: 1 MB\n");
wdenk7e6bf352004-12-12 22:06:17 +0000497 }
498 /* restore origianl SRAM content */
499 if (restore) {
500 *(volatile u16 *)CFG_CS2_START = save;
501 __asm__ volatile ("sync");
502 }
wdenkefe2a4d2004-12-16 21:44:03 +0000503
504 /*
wdenk7e6bf352004-12-12 22:06:17 +0000505 * Check for Grafic Controller
506 */
507
508 /* save origianl FB content */
509 save = *(volatile u16 *)CFG_CS1_START;
510 restore = 1;
wdenkefe2a4d2004-12-16 21:44:03 +0000511
wdenk7e6bf352004-12-12 22:06:17 +0000512 /* write test pattern to FB memory */
513 *(volatile u16 *)CFG_CS1_START = 0xA5A5;
514 __asm__ volatile ("sync");
515 /*
516 * Put a different pattern on the data lines: otherwise they may float
517 * long enough to read back what we wrote.
518 */
519 tmp = *(volatile u16 *)CFG_FLASH_BASE;
520 if (tmp == 0xA5A5)
521 puts ("!! possible error in grafic controller detection\n");
wdenkefe2a4d2004-12-16 21:44:03 +0000522
wdenk7e6bf352004-12-12 22:06:17 +0000523 if (*(volatile u16 *)CFG_CS1_START != 0xA5A5) {
524 /* no grafic controller at all, disable cs */
525 *(vu_long *)MPC5XXX_ADDECR &= ~(1 << 17);
526 *(vu_long *)MPC5XXX_CS1_START = 0x0000FFFF;
527 *(vu_long *)MPC5XXX_CS1_STOP = 0x0000FFFF;
528 restore = 0;
529 __asm__ volatile ("sync");
Wolfgang Denke8aa8242005-08-18 11:55:22 +0200530 } else {
wdenkefe2a4d2004-12-16 21:44:03 +0000531 puts ("VGA: SMI501 (Voyager) with 8 MB\n");
wdenk7e6bf352004-12-12 22:06:17 +0000532 }
533 /* restore origianl FB content */
534 if (restore) {
535 *(volatile u16 *)CFG_CS1_START = save;
536 __asm__ volatile ("sync");
537 }
wdenkefe2a4d2004-12-16 21:44:03 +0000538
wdenk7e6bf352004-12-12 22:06:17 +0000539 return 0;
540}
wdenk8f0b7cb2005-03-27 23:41:39 +0000541
542#ifdef CONFIG_VIDEO_SM501
543
544#define DISPLAY_WIDTH 640
545#define DISPLAY_HEIGHT 480
546
547#ifdef CONFIG_VIDEO_SM501_8BPP
548#error CONFIG_VIDEO_SM501_8BPP not supported.
549#endif /* CONFIG_VIDEO_SM501_8BPP */
550
551#ifdef CONFIG_VIDEO_SM501_16BPP
552#error CONFIG_VIDEO_SM501_16BPP not supported.
553#endif /* CONFIG_VIDEO_SM501_16BPP */
554#ifdef CONFIG_VIDEO_SM501_32BPP
555static const SMI_REGS init_regs [] =
556{
557#if 0 /* CRT only */
558 {0x00004, 0x0},
559 {0x00048, 0x00021807},
560 {0x0004C, 0x10090a01},
561 {0x00054, 0x1},
562 {0x00040, 0x00021807},
563 {0x00044, 0x10090a01},
564 {0x00054, 0x0},
565 {0x80200, 0x00010000},
566 {0x80204, 0x0},
567 {0x80208, 0x0A000A00},
568 {0x8020C, 0x02fa027f},
569 {0x80210, 0x004a028b},
570 {0x80214, 0x020c01df},
571 {0x80218, 0x000201e9},
572 {0x80200, 0x00013306},
573#else /* panel + CRT */
574 {0x00004, 0x0},
575 {0x00048, 0x00021807},
576 {0x0004C, 0x091a0a01},
577 {0x00054, 0x1},
578 {0x00040, 0x00021807},
579 {0x00044, 0x091a0a01},
580 {0x00054, 0x0},
581 {0x80000, 0x0f013106},
582 {0x80004, 0xc428bb17},
583 {0x8000C, 0x00000000},
584 {0x80010, 0x0a000a00},
585 {0x80014, 0x02800000},
586 {0x80018, 0x01e00000},
587 {0x8001C, 0x00000000},
588 {0x80020, 0x01e00280},
589 {0x80024, 0x02fa027f},
590 {0x80028, 0x004a028b},
591 {0x8002C, 0x020c01df},
592 {0x80030, 0x000201e9},
593 {0x80200, 0x00010000},
594#endif
595 {0, 0}
596};
597#endif /* CONFIG_VIDEO_SM501_32BPP */
598
599#ifdef CONFIG_CONSOLE_EXTRA_INFO
600/*
601 * Return text to be printed besides the logo.
602 */
603void video_get_info_str (int line_number, char *info)
604{
605 if (line_number == 1) {
Wolfgang Denkcd65a3d2006-06-16 16:11:34 +0200606 strcpy (info, " Board: TQM5200 (TQ-Components GmbH)");
Wolfgang Denkb87dfd22006-07-19 13:50:38 +0200607#if defined (CONFIG_STK52XX) || defined (CONFIG_TB5200)
wdenk8f0b7cb2005-03-27 23:41:39 +0000608 } else if (line_number == 2) {
Wolfgang Denkb87dfd22006-07-19 13:50:38 +0200609#if defined (CONFIG_STK52XX)
Wolfgang Denk5078cce2006-07-21 11:16:34 +0200610 strcpy (info, " on a STK52xx carrier board");
wdenk8f0b7cb2005-03-27 23:41:39 +0000611#endif
Wolfgang Denkb87dfd22006-07-19 13:50:38 +0200612#if defined (CONFIG_TB5200)
Wolfgang Denk5078cce2006-07-21 11:16:34 +0200613 strcpy (info, " on a TB5200 carrier board");
Wolfgang Denkb87dfd22006-07-19 13:50:38 +0200614#endif
615#endif
wdenk8f0b7cb2005-03-27 23:41:39 +0000616 }
617 else {
618 info [0] = '\0';
619 }
620}
621#endif
622
623/*
Wolfgang Denke8aa8242005-08-18 11:55:22 +0200624 * Returns SM501 register base address. First thing called in the
625 * driver. Checks if SM501 is physically present.
wdenk8f0b7cb2005-03-27 23:41:39 +0000626 */
627unsigned int board_video_init (void)
628{
Wolfgang Denke8aa8242005-08-18 11:55:22 +0200629 u16 save, tmp;
630 int restore, ret;
631
632 /*
633 * Check for Grafic Controller
634 */
635
636 /* save origianl FB content */
637 save = *(volatile u16 *)CFG_CS1_START;
638 restore = 1;
639
640 /* write test pattern to FB memory */
641 *(volatile u16 *)CFG_CS1_START = 0xA5A5;
642 __asm__ volatile ("sync");
643 /*
644 * Put a different pattern on the data lines: otherwise they may float
645 * long enough to read back what we wrote.
646 */
647 tmp = *(volatile u16 *)CFG_FLASH_BASE;
648 if (tmp == 0xA5A5)
649 puts ("!! possible error in grafic controller detection\n");
650
651 if (*(volatile u16 *)CFG_CS1_START != 0xA5A5) {
652 /* no grafic controller found */
653 restore = 0;
654 ret = 0;
655 } else {
656 ret = SM501_MMIO_BASE;
657 }
658
659 if (restore) {
660 *(volatile u16 *)CFG_CS1_START = save;
661 __asm__ volatile ("sync");
662 }
663 return ret;
wdenk8f0b7cb2005-03-27 23:41:39 +0000664}
665
666/*
667 * Returns SM501 framebuffer address
668 */
669unsigned int board_video_get_fb (void)
670{
671 return SM501_FB_BASE;
672}
673
674/*
675 * Called after initializing the SM501 and before clearing the screen.
676 */
677void board_validate_screen (unsigned int base)
678{
679}
680
681/*
682 * Return a pointer to the initialization sequence.
683 */
684const SMI_REGS *board_get_regs (void)
685{
686 return init_regs;
687}
688
689int board_get_width (void)
690{
691 return DISPLAY_WIDTH;
692}
693
694int board_get_height (void)
695{
696 return DISPLAY_HEIGHT;
697}
698
699#endif /* CONFIG_VIDEO_SM501 */