blob: b52c417e309bf106a11046d782ccdc59e2c3d716 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Albert Aribaud0c61e6f2010-06-17 19:36:07 +05302/*
Albert ARIBAUD57b4bce2011-04-22 19:41:02 +02003 * Copyright (C) 2010 Albert ARIBAUD <albert.u.boot@aribaud.net>
Albert Aribaud0c61e6f2010-06-17 19:36:07 +05304 *
5 * Based on original Kirkwood support which is
6 * (C) Copyright 2009
7 * Marvell Semiconductor <www.marvell.com>
8 * Written-by: Prafulla Wadaskar <prafulla@marvell.com>
Albert Aribaud0c61e6f2010-06-17 19:36:07 +05309 */
10
11#include <common.h>
12#include <config.h>
Lei Wen5ff8b352011-10-24 16:27:32 +000013#include <asm/arch/cpu.h>
Albert Aribaud0c61e6f2010-06-17 19:36:07 +053014
15DECLARE_GLOBAL_DATA_PTR;
16
17/*
18 * orion5x_sdram_bar - reads SDRAM Base Address Register
19 */
20u32 orion5x_sdram_bar(enum memory_bank bank)
21{
22 struct orion5x_ddr_addr_decode_registers *winregs =
23 (struct orion5x_ddr_addr_decode_registers *)
Rogan Dawes286a5b22011-04-13 23:54:53 +053024 ORION5X_DRAM_BASE;
Albert Aribaud0c61e6f2010-06-17 19:36:07 +053025
26 u32 result = 0;
27 u32 enable = 0x01 & winregs[bank].size;
28
29 if ((!enable) || (bank > BANK3))
30 return 0;
31
32 result = winregs[bank].base;
33 return result;
34}
Heiko Schocherab86f722010-09-17 13:10:42 +020035int dram_init (void)
36{
37 /* dram_init must store complete ramsize in gd->ram_size */
38 gd->ram_size = get_ram_size(
Albert ARIBAUDa55d23c2011-07-03 05:55:33 +000039 (long *) orion5x_sdram_bar(0),
Heiko Schocherab86f722010-09-17 13:10:42 +020040 CONFIG_MAX_RAM_BANK_SIZE);
41 return 0;
42}
43
Simon Glass76b00ac2017-03-31 08:40:32 -060044int dram_init_banksize(void)
Heiko Schocherab86f722010-09-17 13:10:42 +020045{
46 int i;
47
48 for (i = 0; i < CONFIG_NR_DRAM_BANKS; i++) {
49 gd->bd->bi_dram[i].start = orion5x_sdram_bar(i);
50 gd->bd->bi_dram[i].size = get_ram_size(
Albert ARIBAUDa55d23c2011-07-03 05:55:33 +000051 (long *) (gd->bd->bi_dram[i].start),
Heiko Schocherab86f722010-09-17 13:10:42 +020052 CONFIG_MAX_RAM_BANK_SIZE);
53 }
Simon Glass76b00ac2017-03-31 08:40:32 -060054
55 return 0;
Heiko Schocherab86f722010-09-17 13:10:42 +020056}