blob: c819608295245af3f3142b35478174690a3e490d [file] [log] [blame]
Stelian Popfefb6c12008-01-30 21:15:54 +00001/*
2 * Driver for ATMEL DataFlash support
3 * Author : Hamid Ikdoumi (Atmel)
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License as
7 * published by the Free Software Foundation; either version 2 of
8 * the License, or (at your option) any later version.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
18 * MA 02111-1307 USA
19 *
20 */
21
Stelian Popfefb6c12008-01-30 21:15:54 +000022#include <common.h>
Stelian Pop983c1db2008-03-26 20:52:32 +010023#include <asm/arch/hardware.h>
24#include <asm/arch/gpio.h>
25#include <asm/arch/io.h>
26#include <asm/arch/at91_pio.h>
27#include <asm/arch/at91_spi.h>
Stelian Popfefb6c12008-01-30 21:15:54 +000028
29#ifdef CONFIG_HAS_DATAFLASH
30#include <dataflash.h>
31
Stelian Pop983c1db2008-03-26 20:52:32 +010032#define AT91_SPI_PCS0_DATAFLASH_CARD 0xE /* Chip Select 0: NPCS0%1110 */
33#define AT91_SPI_PCS1_DATAFLASH_CARD 0xD /* Chip Select 0: NPCS0%1101 */
34#define AT91_SPI_PCS3_DATAFLASH_CARD 0x7 /* Chip Select 3: NPCS3%0111 */
Stelian Popfefb6c12008-01-30 21:15:54 +000035
36void AT91F_SpiInit(void)
37{
38 /* Reset the SPI */
Stelian Pop983c1db2008-03-26 20:52:32 +010039 writel(AT91_SPI_SWRST, AT91_BASE_SPI + AT91_SPI_CR);
Stelian Popfefb6c12008-01-30 21:15:54 +000040
41 /* Configure SPI in Master Mode with No CS selected !!! */
Stelian Pop983c1db2008-03-26 20:52:32 +010042 writel(AT91_SPI_MSTR | AT91_SPI_MODFDIS | AT91_SPI_PCS,
43 AT91_BASE_SPI + AT91_SPI_MR);
Stelian Popfefb6c12008-01-30 21:15:54 +000044
45 /* Configure CS0 */
Stelian Pop983c1db2008-03-26 20:52:32 +010046 writel(AT91_SPI_NCPHA |
47 (AT91_SPI_DLYBS & DATAFLASH_TCSS) |
48 (AT91_SPI_DLYBCT & DATAFLASH_TCHS) |
49 ((AT91_MASTER_CLOCK / AT91_SPI_CLK) << 8),
50 AT91_BASE_SPI + AT91_SPI_CSR(0));
51
52#ifdef CFG_DATAFLASH_LOGIC_ADDR_CS1
53 /* Configure CS1 */
54 writel(AT91_SPI_NCPHA |
55 (AT91_SPI_DLYBS & DATAFLASH_TCSS) |
56 (AT91_SPI_DLYBCT & DATAFLASH_TCHS) |
57 ((AT91_MASTER_CLOCK / AT91_SPI_CLK) << 8),
58 AT91_BASE_SPI + AT91_SPI_CSR(1));
59#endif
60
61#ifdef CFG_DATAFLASH_LOGIC_ADDR_CS3
62 /* Configure CS3 */
63 writel(AT91_SPI_NCPHA |
64 (AT91_SPI_DLYBS & DATAFLASH_TCSS) |
65 (AT91_SPI_DLYBCT & DATAFLASH_TCHS) |
66 ((AT91_MASTER_CLOCK / AT91_SPI_CLK) << 8),
67 AT91_BASE_SPI + AT91_SPI_CSR(3));
68#endif
69
70 /* SPI_Enable */
71 writel(AT91_SPI_SPIEN, AT91_BASE_SPI + AT91_SPI_CR);
72
73 while (!(readl(AT91_BASE_SPI + AT91_SPI_SR) & AT91_SPI_SPIENS));
74
75 /*
76 * Add tempo to get SPI in a safe state.
77 * Should not be needed for new silicon (Rev B)
78 */
79 udelay(500000);
80 readl(AT91_BASE_SPI + AT91_SPI_SR);
81 readl(AT91_BASE_SPI + AT91_SPI_RDR);
82
Stelian Popfefb6c12008-01-30 21:15:54 +000083}
84
85void AT91F_SpiEnable(int cs)
86{
Stelian Pop983c1db2008-03-26 20:52:32 +010087 unsigned long mode;
Stelian Popfefb6c12008-01-30 21:15:54 +000088 switch (cs) {
89 case 0: /* Configure SPI CS0 for Serial DataFlash AT45DBxx */
Stelian Pop983c1db2008-03-26 20:52:32 +010090 mode = readl(AT91_BASE_SPI + AT91_SPI_MR);
91 mode &= 0xFFF0FFFF;
92 writel(mode | ((AT91_SPI_PCS0_DATAFLASH_CARD<<16) & AT91_SPI_PCS),
93 AT91_BASE_SPI + AT91_SPI_MR);
94 break;
95 case 1: /* Configure SPI CS1 for Serial DataFlash AT45DBxx */
96 mode = readl(AT91_BASE_SPI + AT91_SPI_MR);
97 mode &= 0xFFF0FFFF;
98 writel(mode | ((AT91_SPI_PCS1_DATAFLASH_CARD<<16) & AT91_SPI_PCS),
99 AT91_BASE_SPI + AT91_SPI_MR);
Stelian Popfefb6c12008-01-30 21:15:54 +0000100 break;
101 case 3:
Stelian Pop983c1db2008-03-26 20:52:32 +0100102 mode = readl(AT91_BASE_SPI + AT91_SPI_MR);
103 mode &= 0xFFF0FFFF;
104 writel(mode | ((AT91_SPI_PCS3_DATAFLASH_CARD<<16) & AT91_SPI_PCS),
105 AT91_BASE_SPI + AT91_SPI_MR);
Stelian Popfefb6c12008-01-30 21:15:54 +0000106 break;
107 }
108
109 /* SPI_Enable */
Stelian Pop983c1db2008-03-26 20:52:32 +0100110 writel(AT91_SPI_SPIEN, AT91_BASE_SPI + AT91_SPI_CR);
Stelian Popfefb6c12008-01-30 21:15:54 +0000111}
112
Stelian Pop983c1db2008-03-26 20:52:32 +0100113unsigned int AT91F_SpiWrite1(AT91PS_DataflashDesc pDesc);
114
Stelian Popfefb6c12008-01-30 21:15:54 +0000115unsigned int AT91F_SpiWrite(AT91PS_DataflashDesc pDesc)
116{
117 unsigned int timeout;
118
Stelian Pop983c1db2008-03-26 20:52:32 +0100119
Stelian Popfefb6c12008-01-30 21:15:54 +0000120 pDesc->state = BUSY;
121
Stelian Pop983c1db2008-03-26 20:52:32 +0100122 writel(AT91_SPI_TXTDIS + AT91_SPI_RXTDIS, AT91_BASE_SPI + AT91_SPI_PTCR);
123
Stelian Popfefb6c12008-01-30 21:15:54 +0000124
125 /* Initialize the Transmit and Receive Pointer */
Stelian Pop983c1db2008-03-26 20:52:32 +0100126 writel((unsigned int)pDesc->rx_cmd_pt, AT91_BASE_SPI + AT91_SPI_RPR);
127 writel((unsigned int)pDesc->tx_cmd_pt, AT91_BASE_SPI + AT91_SPI_TPR);
Stelian Popfefb6c12008-01-30 21:15:54 +0000128
129 /* Intialize the Transmit and Receive Counters */
Stelian Pop983c1db2008-03-26 20:52:32 +0100130 writel(pDesc->rx_cmd_size, AT91_BASE_SPI + AT91_SPI_RCR);
131 writel(pDesc->tx_cmd_size, AT91_BASE_SPI + AT91_SPI_TCR);
Stelian Popfefb6c12008-01-30 21:15:54 +0000132
133 if (pDesc->tx_data_size != 0) {
134 /* Initialize the Next Transmit and Next Receive Pointer */
Stelian Pop983c1db2008-03-26 20:52:32 +0100135 writel((unsigned int)pDesc->rx_data_pt, AT91_BASE_SPI + AT91_SPI_RNPR);
136 writel((unsigned int)pDesc->tx_data_pt, AT91_BASE_SPI + AT91_SPI_TNPR);
Stelian Popfefb6c12008-01-30 21:15:54 +0000137
138 /* Intialize the Next Transmit and Next Receive Counters */
Stelian Pop983c1db2008-03-26 20:52:32 +0100139 writel(pDesc->rx_data_size, AT91_BASE_SPI + AT91_SPI_RNCR);
140 writel(pDesc->tx_data_size, AT91_BASE_SPI + AT91_SPI_TNCR);
Stelian Popfefb6c12008-01-30 21:15:54 +0000141 }
142
143 /* arm simple, non interrupt dependent timer */
144 reset_timer_masked();
145 timeout = 0;
146
Stelian Pop983c1db2008-03-26 20:52:32 +0100147 writel(AT91_SPI_TXTEN + AT91_SPI_RXTEN, AT91_BASE_SPI + AT91_SPI_PTCR);
148 while (!(readl(AT91_BASE_SPI + AT91_SPI_SR) & AT91_SPI_RXBUFF) &&
Stelian Popfefb6c12008-01-30 21:15:54 +0000149 ((timeout = get_timer_masked()) < CFG_SPI_WRITE_TOUT));
Stelian Pop983c1db2008-03-26 20:52:32 +0100150 writel(AT91_SPI_TXTDIS + AT91_SPI_RXTDIS, AT91_BASE_SPI + AT91_SPI_PTCR);
Stelian Popfefb6c12008-01-30 21:15:54 +0000151 pDesc->state = IDLE;
152
153 if (timeout >= CFG_SPI_WRITE_TOUT) {
154 printf("Error Timeout\n\r");
155 return DATAFLASH_ERROR;
156 }
157
158 return DATAFLASH_OK;
159}
160#endif